Al2O3/InAs metal-oxide-semiconductor capacitors on (100) and (111)B substrates

Wu, Jun; Lind, Erik; Timm, Rainer; Hjort, Martin; Mikkelsen, Anders; Wernersson, Lars-Erik

Published in:
Applied Physics Letters

DOI:
10.1063/1.3698094

2012

Citation for published version (APA):


Al2O3/InAs metal-oxide-semiconductor capacitors on (100) and (111)B substrates


Citation: Appl. Phys. Lett. 100, 132905 (2012); doi: 10.1063/1.3698094
View online: http://dx.doi.org/10.1063/1.3698094
View Table of Contents: http://apl.aip.org/resource/1/APPLAB/v100/i13
Published by the American Institute of Physics.

Related Articles

Anomalous positive flatband voltage shifts in metal gate stacks containing rare-earth oxide capping layers

Nanostructured all-solid-state supercapacitor based on Li2S-P2S5 glass-ceramic electrolyte

Comparison of electrical and electro-optical characteristics of light-emitting capacitors based on silicon-rich Si-oxide fabricated by plasma-enhanced chemical vapor deposition and ion implantation

Improved AC conductance and Gray-Brown methods to characterize fast and slow traps in Ge metal–oxide–semiconductor capacitors

Effect of annealing ambient and temperature on the electrical characteristics of atomic layer deposition Al2O3/In0.53Ga0.47As metal-oxide-semiconductor capacitors and MOSFETs

Additional information on Appl. Phys. Lett.
Journal Homepage: http://apl.aip.org/
Journal Information: http://apl.aip.org/about/about_the_journal
Top downloads: http://apl.aip.org/features/most_downloaded
Information for Authors: http://apl.aip.org/authors

ADVERTISEMENTS

NEW!

iPeerReview
AIP’s Newest App

Authors... Reviewers...
Check the status of submitted papers remotely!

AIP Publishing
Al₂O₃/InAs metal-oxide-semiconductor capacitors on (100) and (111)B substrates

Jun Wu,¹,a) E. Lind,¹,b) R. Timm,²,c) Martin Hjort,² A. Mikkelsen,² and L.-E. Wernersson¹

¹Electrical and Information Technology, Lund University, P.O. Box 118, 22 100 Lund, Sweden
²Department of Physics, Lund University, P.O. Box 118, 22 100 Lund, Sweden

(Received 14 February 2012; accepted 3 March 2012; published online 28 March 2012)

The influence of InAs orientations and high-k oxide deposition conditions on the electrical and structural quality of Au/W/Al₂O₃/InAs metal-oxide-semiconductor capacitors was investigated using capacitance-voltage (C-V) and x-ray photoemission spectroscopy techniques. The results suggest that the interface traps around the conduction band edge are correlated to the As-oxide amount, while less to those of As-As bonds and In-oxides. The quality of the deposited Al oxide determines the border trap density, hence the capacitance frequency dispersion. The comparison of different processing conditions is discussed, favoring a 350°C high-k oxide deposition on (111)B substrates followed by an annealing procedure at 400°C. © 2012 American Institute of Physics. [http://dx.doi.org/10.1063/1.3698094]

III-V semiconductors with high-k dielectrics are attracting increasing interest for high-speed and low power electronics. Besides the well studied GaAs, a growing attention has in recent years been paid to the other materials of the III-V family such as the binary InAs which exhibits superior transport properties.¹ The quality of the oxide layer and the semiconductor oxide interface is of crucial importance for the device performance² targeting good subthreshold characteristics, high transconductances, and the large drive-current. Although much effort in recent years has been made to study the electrical properties²,³ and the amount of different native oxides⁴,⁵ using C-V and x-ray photoemission spectroscopy (XPS) measurements, further studies related to the influence of the InAs orientation and high-k deposition conditions on the metal-oxide-semiconductor (MOS) performance are required. In particular, studies on (111)B-oriented substrates are important as it has been identified that the In-oxides are less effectively reduced, which makes As-terminated surfaces attractive. Furthermore, they serve as an important reference for zincblende InAs nanowires⁶,⁷ grown by the vapor-liquid-solid (VLS) method, where (111) microfacets are found to dominate the surface.

In this work, we combine electrical measurements with XPS characterization to study metal/Al₂O₃/InAs MOS capacitors with different InAs orientations and oxide deposition temperatures. The results indicate that the interface traps around the conduction band edge are correlated to the amount of As₂O₃, and generally a lower amount of interfacial oxides leads to a lower interface trap density Dᵦ. The effectiveness of the In-oxide reduction at various temperatures is also found to depend on the surface termination, but only very weakly on the deposition temperature. Meanwhile, an additional annealing at 400°C in the forming gas is found to suppress the amount of interface traps. The results also show that the border traps¹²,¹³ mainly reside inside the Al oxide and can be reduced by using lower deposition temperatures and higher annealing temperatures.

MOS capacitors were fabricated on InAs substrates with two different orientations (100) and (111)B with comparable n-type doping densities of 3.5 × 10¹⁵/cm³ and 7.5 × 10¹⁵/cm³, respectively. The InAs substrates were pre-treated with HCl:H₂O (1:1) for 60 s and rinsed in isopropanol for 15 s. 80 cycles of Al₂O₃ (24 cycles for XPS measurements) were grown using trimethylaluminum and water as precursors at deposition temperatures of 200°C, 250°C, and 350°C in a Cambridge Nanotech Savannah-100 ALD chamber starting with a Al-pulse. W/Au contacts were fabricated by sputtering combined with optical lithography and followed by dry/wet etching of the metals. The electrical properties were measured at room and liquid nitrogen temperatures⁷ using a Keithley 4200 parameter analyzer and a 4294 A impedance analyzer. The interface properties of reference samples with 24 cycles of Al₂O₃ were measured using XPS at beam-line I311 of the MAX-II synchrotron⁹.

Figures 1(a) and 1(b) show the measured, room temperature, multi-frequency C-V curves of the (111)B and (100) deposited at T = 350°C. A stronger C-V modulation for the (111)B sample is clearly visible, indicating a lower amount of interface traps. Figures 1(c) and 1(d) show the 1kHz curves of the (100) and (111)B samples with different deposition conditions. For both cases, a stronger C-V modulation is observed for increasing the deposition temperature. To quantify these trends, the Dᵦ levels were extracted using a low frequency fitting method¹⁴ from the 1kHz data at room temperature and conductance measurements at T = 77K. The extracted values are shown in Figure 2. For trap levels around the conduction band edge, the Dᵦ levels are seen to decrease with increasing the deposition temperature, with a stronger reduction for the (111)B sample, especially for the T = 350°C sample. The lowest Dᵦ value is around 2 × 10¹² cm⁻²eV⁻¹ at Eᵦ - E₁ = 0.2eV. Close to the valence band edge (−0.3 eV), the Dᵦ levels remain fairly high, around
2 − 3 × 10^{13} \text{ cm}^2 \text{ eV}^{-1}$ independent of deposition temperatures. $D_{tr}$ levels extracted by the Terman method\textsuperscript{15} and conductance method\textsuperscript{16} at $T = 77 \text{ K}$ show similar results. The $G_p/\Delta V$ measurement yields a magnitude lower $D_{it}$ (at $E_t - E_c = 30 \text{ meV}$), around $1 - 1.5 \times 10^{12} \text{ cm}^{-2} \text{ eV}^{-1}$ for the (100) samples, and $0.5 - 1 \times 10^{12} \text{ cm}^{-2} \text{ eV}^{-1}$ for the (111)B samples. This large discrepancy between the results obtained from two electrical methods can in part be explained by the omission of potential fluctuations\textsuperscript{16} in the conductance method used, and that the defect densities extracted from the C-V curves are a mixture of interface and border traps.

In order to reveal the cause for the different $D_{tr}$ values, we used XPS to characterize the interface. Figure 3(a) shows different components of the fitted As 3d spectra (In 3d spectra not shown), from which the native oxide thickness is extracted (d). The In-oxide is found to dominate the native oxide layer in agreement with a previous study,\textsuperscript{8} which may explain the preference for the As-terminated (111)B-surface for the MOS capacitors. The amount of In-oxides after ALD deposition is essentially independent of the ALD temperature, but lower for the (111)B sample. The As-oxides decrease with increasing the temperature for both (100) and (111)B, to levels below the detection limit ($< 2 \times 10^{13} \text{ cm}^{-2}$) at $T = 350 \text{ °C}$. Interestingly, the amount of As-oxides after ALD depositing is lower for the As-rich (111)B surface, as compared with (100) substrates. There are also substantial amount of As-As bonds ($> 10^{13} \text{ cm}^{-2}$), with a slightly lower level for (100) at $T = 200 \text{ °C}$ and with similar levels for both (100) and (111)B at $T = 350 \text{ °C}$, a trend that is inconsistent with the C-V data. The high and constant $D_{tr}$ at the valence band edge could be related to In-oxides or to As-As bonds or As dangling bonds as suggested in Refs.\textsuperscript{5} and \textsuperscript{6}, since the amount of As-As as well as InO\textsubscript{x} seems to be fairly independent of the temperature. Our data thus seem to indicate that the $D_{tr}$ around $E_c$ is mainly correlated to the amount of AsO\textsubscript{x} that is decreasing for both orientations and with lower values for (111)B. Unlike GaAs MOS systems\textsuperscript{3,4} where Ga-dangling bond and As-As dimer induced states are generally present near the conduction band edge and the midgap, the narrower InAs band gap may move those states far into the conduction band.\textsuperscript{5,6} The rise of $D_{tr}$ after 0.2 eV hence could be correlated with those defect amounts. Besides, Ga\textsubscript{2}O\textsubscript{3} induced states are also found near the valence band edge for GaAs, which is similar to the InAs case.

From the XPS data, we also looked for energy shifts between the (100) and (111)B samples to quantify the
are located mainly inside the Al₂O₃ film. The measured dispersion for both orientations generally increases with the deposition temperature, differing from the trends of both the As- and In-oxides shown in Figure 3. This supports the assumption that the effect is caused by defects deeper in the oxide rather than at the interface. In addition, the frequency dispersion is found to be suppressed by decreasing the measurement temperature, possibly due to a reduction in the thermally assisted tunneling to higher lying trap states.

In conclusion, we have studied the influence of the InAs orientation and high-k oxide deposition conditions on the MOS electrical performance. We find that the (111)B samples generally show lower Dᵦ than the (100) samples and that the interface defect properties are improved upon annealing at 400 °C. The XPS studies further indicate a reduction of AsOₓ with increasing the ALD deposition temperature, whereas InOₓ and As-As are relatively unaffected. In addition, the quality of the Al oxide layer dominates the border trap amount.

This work was supported by Swedish Research Council (VR), the Swedish Foundation for Strategic Research (SSF), the Crafoord Foundation, the Knut and Alice Wallenberg Foundation.

1 Silicon (Si), Electro Mobility; Gallium Arsenide (GaAs), Electron Mobility; Indium Arsenide (InAs), Carrier Mobilities, Landolt-Benstein, New Series, Group III, edited by O. Madelung, U. Rssler, and M. Schulz (Springer, New York, 2002).