

## LUND UNIVERSITY

#### Low-Power Nanowire Circuits and Transistors

Dey, Anil

2013

#### Link to publication

Citation for published version (APA): Dey, A. (2013). Low-Power Nanowire Circuits and Transistors. [Doctoral Thesis (monograph), Department of Electrical and Information Technology].

Total number of authors:

#### General rights

Unless other specific re-use rights are stated the following general rights apply:

Copyright and moral rights for the publications made accessible in the public portal are retained by the authors and/or other copyright owners and it is a condition of accessing publications that users recognise and abide by the legal requirements associated with these rights. • Users may download and print one copy of any publication from the public portal for the purpose of private study

or research.

You may not further distribute the material or use it for any profit-making activity or commercial gain
 You may freely distribute the URL identifying the publication in the public portal

Read more about Creative commons licenses: https://creativecommons.org/licenses/

#### Take down policy

If you believe that this document breaches copyright please contact us providing details, and we will remove access to the work immediately and investigate your claim.

LUND UNIVERSITY

**PO Box 117** 221 00 Lund +46 46-222 00 00

## Low-Power Nanowire Circuits and Transistors

Doctoral Thesis Anil W. Dey



## LUND UNIVERSITY

Department of Electrical and Information Technology Lund University Lund, Sweden 2013

Academic thesis for the degree of Doctor of Philosophy at the Faculty of Engineering at Lund University which will be defended on Friday, October 4th, 2013, at 10:00 in E:1406, E-building, Ole Römers väg 3, Lund, Sweden

Department of Electrical and Information Technology Lund University P.O. Box 118 SE-221 00 Lund Sweden

C Anil W. Dey, 2013
ISSN 1654-790X, No. 51
ISBN 978-91-7473-593-2 (printed version)
ISBN 978-91-7473-594-9 (pdf version)
Printed in Sweden by *Tryckeriet i E-huset*, Lund
September 2013

How hard can it be? - Jeremy Clarkson

### Abstract

This thesis explores several novel material systems and innovative device concepts enabled by nanowire technology. State-of-the-art fabrication techniques such as electron beam lithography and atomic layer deposition are utilized to achieve high control and quality in the device fabrication. The devices in this thesis are based on two main types of design geometries, lateral and vertical, each of which have strengths and weaknesses. The first part of the thesis describes the goals of future metal-oxide-semiconductor field-effect transistors (MOSFETs) and discusses the ultimate scalability surrounding experimental results for 15-nm-diameter InAs nanowires and how they compare to other state-of-the-art transistors. The extracted ON-resistance  $(R_{on} = 250 \,\Omega \cdot \mu m)$  and drive currents  $(I_{on} = 1250 \,\mu A/\mu m)$  are comparable to state-of-the-art high-electron-mobility transistors (HEMTs) from MIT and quantum-well field-effect transistors from Intel. The outstanding performance is mainly attributed to the reduced access resistance achieved through an  $n^+$ -*i*- $n^+$  doping profile. The extracted mobilities also agree well with state-of-the-art and theoretical predictions for extremely scaled devices.

The second part of the thesis discusses how nanowires may be employed to enable III-V complementary metal-oxide-semiconductor (CMOS) digital logic. Nanowires enable the formation of both n-type semiconductors and p-type semiconductors, which are a requirement for CMOS, in a single nanowire and allow for integration on a Si platform. III-V MOSFETs are frequently employed for analog applications, but there is a disconnect regarding p-type devices, which are also required for digital logic. The individual segments of the nanowire are evaluated as well as the entire nanowire in an inverter configuration. This thesis then presents a strategy for matching the drive currents n- and p-type MOSFETs.

The final part of the thesis deals with a family of devices that operate according to principles fundamentally different from those of a traditional MOSFET, namely tunnel FETs (TFETs). There is a demand for steep-slope devices such as TFETs to enable supply-voltage scaling to reduce the power dissipation. Although devices have demonstrated <60 mV/decade operation, they commonly suffer from low ON-currents. To maximize the drive current, the broken band gap alignment of GaSb/InAs is exploited to allow for a direct tunneling mechanism. The material system is first explored as Esaki diodes and in various doping profiles to understand the influence of doping on device performance. The devices are further evolved into TFETs by the addition of a high- $\kappa$  gate dielectric and an additional terminal. Experimental results display high on-currents of  $I_{on} = 310 \,\mu\text{A}/\mu\text{m}$ comparable to other state-of-the-art TFETs. Finally, an innovative design concept combining axial and radial heterostructures is utilized to design a radial TFET with a small footprint. A radial GaSb/InAs core/shell TFET provides an attractive way to increase the drive current of a TFET without compromising either device electrostatics or The functionality of radial Esaki diodes and TFETs is chip area. demonstrated and evaluated by the maximum peak currents, which

are much improved as compared to their axial counterparts when normalized to the largest cross-sectional area of the nanowire, assuming a vertical device geometry, illustrating the advantage of a core–shell architecture. The dimensions of the InAs shells are below 15-nm and display clear quantization effects revealed in low-temperature electrical characterization. viii

### Populärvetenskaplig sammanfattning

Hur hade vår värld sett ut utan den teknologiska revolutionen som skett de senaste decennierna? Inget internet, inga mobiltelefoner, inga surfplattor? Drivkraften bakom att det hela är en väldigt liten beståndsdel som sitter i nästan all elektronik, den så kallade *transistorn*. En transistor kan se lite olika ut men är i stora drag en elektrisk komponent där man styr strömmen mellan två kontakter med hjälp av en tredje kontakt kallad för gate eller styre. Man kommer inte så långt med bara en transistor men när man börjar närma sig ett antal miljarder så kommer man upp i antalet transistorer som sitter i en modern processor.

Redan 1925 patenterades den första transistorn av Julius Edgar Lilienfeld men eftersom uppfinnaren inte skrev om sin upptäckt i några vetenskapliga tidsskrifter så uppmärksammades inte upptäckten. Det var inte förrän 1947 då William Shockley, John Bardeen och Walter Brattain på AT&T Bell Labs byggde en fungerande transistor baserad på Lilienfelds patent som halvledarutvecklingen verkligen började ta fart. Det kontinuerliga kravet på allt snabbare och energisnålare elektronik i allt mindre och mindre format har rullat på i ett par decennier enligt en förutsägelse från Gordon Moore, en av Intels grundare, som förutspådde ett samband, att antalet transistorer på ett chip skulle fördubblas var 18:e månad. Denna förutsägelse kallas för Moores lag och har hittils följts väldigt väl. Denna 'lag' är något som halvledarindustrin nu börjat oroa sig för då dimensionerna på transistorerna snart börjar närma sig atomära dimensioner. På den skalan börjar kvantfenomen som t.ex. tunnling ställa till med bekymmer. Tunnling är ett fenomen som gör att strömmen t.ex. kan hoppa genom en isolator som den i vanliga fall inte ska kunna göra vilket i sin tur förstör funktionaliteten man har byggt upp i sin processor.

Ett mer angeläget bekymmer idag handar om effektförbrukningen och i förlängningen värmeutvecklingen på ett chip vilket har följt naturligt av Moores Lag. Det är väldigt många transistorer som ska samsas om ytan och den värme som de utvecklar måste ta vägen någonstans. Detta syns väldigt tydligt i utvecklingen idag då både datorer och bärbara enheter som t.ex. mobiltelefoner som istället för ökade klockfrekvenser utrustas med fler processorer som jobbar vid en något lägre frekvens. Denna avhandling behandlar ett antal idéer och koncept på hur man skulle kunna fortsätta halvindustins fantastiska resa och som ibland kallas för 'more than Moore'.

Majoriteten av all elektronik idag är kiselbaserad eftersom kisel är mycket vanligt och återfinns som kiseloxid i naturen i t.ex. sand och lera, och är därför väldigt billigt. Kiseltekonologin är mycket välutvecklad men kisel som material har sina begränsningar. Man pratar ofta om elektronmobilitet när man pratar om halvledarmaterial och det är en egenskap som beskriver hur lätt det är för elektroner, eller ström, att flyta i materialet. Man kan t.ex. använda lite mer exotiska material som t.ex. indiumarsenid, InAs, där elektronerna kan röra sig över 20 gånger lättare än i kisel. Är det mycket lättare att flytta elektronerna behöver man inte lika mycket energi för att få igenom motsvarande ström som i en kiseltransistor och alltså blir även effek-



**Figure 1:** En matris av InAs nanotrådar som har växt på ett kiselsubstrat. InAs förträffliga egenskaper är väl lämpade för att tillverka transistorer som är bättre än motsvarande i kisel.

tförbrukningen lägre. Vill man ta det hela steget längre så behöver man byta designgeometri på sin transistor. Denna utvecklingen har gått från planära eller 'platta' transistorer till dagens transistorer som ser ut som fenor. Vill man sedan förbättra sin transistor ytterligare så formar man sin transistor som en nanotråd vilket ytterligare ökar effektiviteten på transistorn.

Det finns en familj av transistorer, så kallade tunneltransistorer, där man utnyttjar tunnlingsfenomenet till sin fördel. Genom att kombinera väl valda material med varandra kan man se till att styra tunnlingsströmmen med hjälp av en gate, men med en mycket lägre energiförbrukning eftersom tunneltransistorerna är lättare att stänga av än mer konventionella transistorer.

Denna avhandling omfattar ett antal nya material- och komponentkoncept inom 'more than Moore' och ger en inblick i teknologier som framtidens transistorer skulle kunna vara baserade på.

### List of papers

### - MOSFETs

#### I. High-Performance InAs Nanowire MOSFETs

<u>A. W. Dey</u>, C. Thelander, E. Lind, K. Dick Thelander, M. Borg, M. Borgström, P. Nilsson, L.-E. Wernersson

*Electron Device Letters, IEEE*, **33**, 791-793 (2012)

I fabricated the sample, did the measurements and data analysis and wrote the paper.

## II. Vertical InAs nanowire wrap gate transistors with ${ m f}_t>7$ GHz and ${ m f}_{max}>20$ GHz

M. Egard, S. Johansson, A. C. Johansson, K. M. Persson, <u>A. Dey</u>, M. Borg, C. Thelander, L. E. Wernersson, E. Lind Nano Letters, **10**, 809-812 (2010)

I developed parts of the device processing and was actively involved in discussions regarding the paper. I did some of the electrical measurements and helped to write the paper.

### - III-V CMOS -

### III. Single InAs/GaSb Nanowire Low-Power CMOS Inverter

A. W. Dey, J. Svensson, M. Borg, M. Ek, L.-E. Wernersson Nano Letters, **12**, 5593-5597 (2012)

I fabricated the sample. Johannes Svensson and I did the measurements and data analysis and wrote the paper.

- Diodes and TFETs -

### IV. Combining axial and radial nanowire heterostructures: Radial Esaki diodes and tunnel field-effect transistors

A. W. Dey, J. Svensson, M. Ek, E. Lind, C. Thelander and L.-E. Wernersson

Submitted Nano Letters, **xx**, xxxx-xxxx (2013)

I fabricated the samples, did the measurements and data analysis and wrote the paper.

# $V. \ High-Current \ GaSb/InAs(Sb) \ Nanowire \ Tunnel \ Field-Effect \ Transistors$

<u>A. W. Dey, B. M. Borg, B. Ganjipour, M. Ek, K. A. Dick, E. Lind, C. Thelander, and L.-E. Wernersson</u>

Electron Device Letters, IEEE, 34, 211-213 (2013)

I fabricated the sample, did the measurements and data analysis and wrote the paper.

### VI. High current density Esaki tunnel diodes based on GaSb-InAsSb heterostructure nanowires

B. Ganjipour, A. Dey, M. Borg, M. Ek, M. E. Pistol, K. Dick Thelander, L. E. Wernersson, C. Thelander

Nano Letters, 11, 4222-4226 (2011)

I developed parts of the device processing and measurement setup and was actively involved in discussions regarding the paper and I helped write the paper.

### VII. Influence of doping on the electronic transport in GaSb/ InAs(Sb) nanowire tunnel devices

M. Borg, M. Ek, B. Ganjipour, <u>A. Dey</u>, K. Dick, L. E. Wernersson, C. Thelander

Applied Physics Letters, **101**, 043508 (2012)

I developed parts of the device processing and measurement setup and was involved in discussions regarding the paper and helped to write the paper.



Other papers have also been published but are not included because they deal with subjects beyond the scope of this thesis or have overlapping contents.

# viii. 15 nm diameter InAs nanowire MOSFETs (accepted as oral presentation)

<u>A. Dey</u>, C. Thelander, M. Borgström, M. Borg, E. Lind, L. E. Wernersson

69th Annual Device Research Conference (DRC), Santa Barbara, CA, USA, 21-22, 2011-06-20

#### ix. High Current Density InAsSb/GaSb Tunnel Field Effect Transistors (accepted as oral presentation)

A. Dey, M. Borg, B. Ganjipour, M. Ek, K. Dick Thelander, E. Lind, P. Nilsson, C. Thelander, L. E. Wernersson

70th Annual Device Research Conference (DRC), University Park, PA, USA, 205-206, 2012-06-18

## x. GaSb nanowire pFETs for III-V CMOS (accepted as oral presentation)

A. Dey, J. Svensson, M. Borg, M. Ek, E. Lind, L.-E. Wernersson 71th Annual Device Research Conference (DRC), Notre Dame, IN, USA, 13-14, 2013-06-24

### xi. Self-seeded, position-controlled InAs nanowire growth on Si: A growth parameter study

B. Mandl, A. Dey, J. Stangl, M. Cantoro, L. E. Wernersson, G. Bauer,
L. Samuelson, K. Deppert, C. Thelander
Journal of Crystal Growth, 334, 51-56 (2011)

xii. Growth Mechanism of Self-Catalyzed Group III-V Nanowires
B. Mandl, J. Stangl, E. Hilner, A. Zakharov, K. Hillerich, <u>A. Dey</u>, L.
Samuelson, G. Bauer, K. Deppert, A. Mikkelsen
Nano Letters, 10, 4443-4449 (2010)

### xiii. Effects of Crystal Phase Mixing on the Electrical Properties of InAs Nanowires

C. Thelander, P. Caroff, S. Plissard, <u>A. W. Dey</u>, K. A. Dick *Nano Letters*, **11**, 2424-2429 (2011)

## xiv. Formation of the axial heterojunction in GaSb/InAs(Sb) nanowires with high crystal quality

Crystal Growth and Design, 11, 4588-4593 (2011)

M. Ek, M. Borg, <u>A. Dey</u>, B. Ganjipour, C. Thelander, L. E. Wernersson, K. Dick Thelander

# xv. Diameter reduction of nanowire tunnel heterojunctions using in situ annealing

M. Borg, M. Ek, K. Dick Thelander, B. Ganjipour, <u>A. Dey</u>, C. Thelander, L. E. Wernersson *Applied Physics Letters*, **99**, 203101 (2011)

#### xvi. Low-frequency noise in vertical InAs nanowire FETs

K. M. Persson, E. Lind, <u>A. Dey</u>, C. Thelander, H. Sjöland, L. E. Wernersson Electron Device Letters, IEEE, **31**, 428-430 (2010)

### xvii. Laboratory instructions as a cause of student dissonance

A. Dey, M. Hell, C. C. Rolf, P. Stankovski, M. Agren *LTHs 6:e Pedagogiska Inspirationskonferens*, Lund, Sweden, 2010-12-15

## xviii. High-performance 15 nm diameter InAs nanowire $\Omega$ -gate MOSFETs (accepted as oral presentation)

A. Dey, C. Thelander, E. Lind, M. Borgström, M. Borg, P. Nilsson,  $\overline{\mathrm{L.~E.~Wernersson}}$ 

GigaHertz 2012, Stockholm, Sweden, 2012-03-06

#### xix. Vertical InAs nanowire wrap gate transistors for integration on a Si platform

A. Dey, M. Egard, S. Johansson, A. C. Johansson, K. M. Persson, M. Borg, C. Thelander, P. Nilsson, H. Sjöland, E. Lind, L. E. Wernersson *GigaHertz 2010*, Lund, Sweden, 2010-03-09

## xx. High Frequency Performance of Vertical InAs Nanowire MOSFET

E. Lind, M. Egard, S. Johansson, A. C. Johansson, M. Borg, C. Thelander, K. M. Persson, A. Dey, L. E. Wernersson

22nd International Conference On Indium Phosphide And Related Materials (IPRM), Kagawa, Japan, 2010-05-31

- Patent Applications -

#### xxi. Radial Nanowire Esaki Diode Devices and Methods

A. W. Dey, C. Thelander, L. E. Wernersson, E. Lind, J. Ohlsson, L. Samuelson, M. Björk

Patent Cooperation Treaty application PCT/US2013/049433, submitted to *European Patent Office (EPO)*, July 2013. US provisional patent: No. 61/668,777

### Acknowledgements

There have been so many people involved on this journey helping me with all different kind of things. I hope I have not forgotten anyone but if you feel left out, please forgive me.

First, I would like to thank Lars-Erik for your guidance and inspiration during these years. You have always had a way of keeping things going even if there were setbacks either in the lab or some writing issues. This help was appreciated a lot, no matter how dire the circumstances, you always had a way out.

Claes, I have learnt so much from you for which I am most grateful. You have always been very generous, kind and helpful no matter what. It has been great working with you and I much appreciate your friendship.

Erik, I believe I read a master's thesis a while back that you supervised that stated something like "the best Solid-State Physics ever produced". You are truly a fountain of knowledge and it has been great working with you and I will miss having someone so knowledgeable to go to with all my questions. I would also like to thank Prof. Peter Nilsson for all the support and kindness. We had very grand and advanced plans for nanowire based circuity, unfortunately we ran out of time before we could realize large scale circuits.

Johannes, it has been great working with you and I think we complement each other very well. Outside of work I have also much appreciated our board gaming sessions together with Cezar, Neimantas and Vishal (who always brings tasty treats).

Sometimes the solution to a problem cannot be found behind a desk, which is why I would like to thank Martin B., Lars, Kristofer and Karl-Magnus for some really fun tennis games and also some "innebandy". I would also like to thank the rest of the nanoelectronics group, Sofia, Elvedin, Aein, Guntrade, Jiongjiong, Mats and Micke for providing an enjoyable working environment. I would also like to thank Mattias for growing nanowires for me and for the discussions we had regarding many things. Jun and Magnus B., thank you for providing the nanowires that made this thesis possible.

The minority carriers - we had some really great games and it has been a blast to play every time, thank you Kristian, Gustav, David, Kilian, Magnus and Daniel.

Nicklas, it's been a rollercoaster but you made it! Now it's my turn. Bernhard, we worked like crazy for 18 months with an unstable reactor on a project with a narrow growth parameter window, which was very frustrating. Still, we got two publications and I enjoyed working with you and I am glad we still keep in touch.

Although I have been employed at Electrical and Information Technology, I have spent most of my time in the NanoLab at Solid-State Physics and I would like to thank Mercy, Alexander, Mingtang, Chunlin, Sofia, Bahram, Sepideh, Cassie, Karla, Maria, Kimberly, Mats-Erik, Martin E. for collaborations and for creating a very nice atmosphere to work in.

I would also like to acknowledge the exceptional job of the labstaff

at the Lund NanoLab. Mariusz, you are always kind and helpful with a lot of patience even though you are swamped with work and a real fountain of knowledge and have helped me many many times. Ivan, one of the main driving forces behind getting the lab where it is today and always working late making sure we have state-of-the-art facilities. Anders, Peter, Håkan and George for keeping the lab in mint condition and always able to liven up the day and also for some very interesting Hi-Fi discussions. I would also like to thank Jonas O. for many interesting discussions and who has now got me hooked on high-end stereo amplifiers as well.

I am most grateful to the staff at the department for making dayto-day life easy and functional, especially Pia who is always willing to help a lost Ph.D. student.

Isael, Johan, Reza, Yasser, Chenxin, we had some fun times in the courses we took together and I especially remember the trip to Kolmården. Markus, ride your new motorbike sensibly. Martin H, Paul, Martin Å, we had a great time with the pedagogy course and we even got a publication out of it!

Martin, we have had some great barbeques over the years. Henrik, I have enjoyed our fishing trips and hobby projects very much. Olov, we have known each other for a long time now and it's always nice to get together and hang-out. Christian, it's too bad you had to move so far away but we still managed to keep in touch and I much enjoyed our summer concert trips.

Lastly, I am very grateful for my Family and for all the love and support, without you I would never have gotten where I am today! xxii

## Contents

| 1        | Bac                                                  | kgrour   | ıd                                           | 1  |  |  |  |
|----------|------------------------------------------------------|----------|----------------------------------------------|----|--|--|--|
| <b>2</b> | Dev                                                  | vice fab | orication                                    | 7  |  |  |  |
|          | 2.1 Nanowire growth                                  |          |                                              |    |  |  |  |
|          | 2.2                                                  | Latera   | l devices                                    | 10 |  |  |  |
|          | 2.3                                                  | Vertica  | al devices                                   | 12 |  |  |  |
| 3        | MO                                                   | SFETS    | 5                                            | 17 |  |  |  |
|          | 3.1                                                  | MOSF     | SFET fundamentals                            |    |  |  |  |
|          | 3.2                                                  | Key fig  | gures of merit                               |    |  |  |  |
|          |                                                      | 3.2.1    | Drive current                                | 21 |  |  |  |
|          |                                                      | 3.2.2    | Transconductance and threshold voltage       | 22 |  |  |  |
|          |                                                      | 3.2.3    | Subthreshold swing and drain-induced barrier |    |  |  |  |
|          |                                                      |          | lowering                                     | 23 |  |  |  |
|          | 3.2.4 Cut-off frequency and maximum oscillation fre- |          |                                              |    |  |  |  |
|          |                                                      |          | quency                                       | 25 |  |  |  |

|              | 3.3   | The ultimate scalability      | 27 |
|--------------|-------|-------------------------------|----|
| 4            | III-V | V CMOS                        | 35 |
|              | 4.1   | CMOS basics                   | 35 |
|              | 4.2   | CMOS metrics                  | 37 |
|              | 4.3   | Lateral circuits              | 41 |
|              | 4.4   | GaSb pFETs for III-V CMOS     | 43 |
| <b>5</b>     | Tun   | nel devices                   | 47 |
|              | 5.1   | Introduction to tunneling     | 47 |
|              | 5.2   | Axial Esaki diodes            | 50 |
|              | 5.3   | Axial TFETs                   | 54 |
|              | 5.4   | Radial Esaki diodes and TFETs | 60 |
| 6            | A fe  | w last words                  | 69 |
| $\mathbf{A}$ | App   | endix                         | 77 |
|              | A.1   | The Virtual-Source Model      | 77 |
|              |       | A.1.1 Landauer approach       | 78 |
|              | A.2   | Tunneling probability         | 81 |
| Bi           | bliog | raphy                         | 84 |

## CHAPTER 1

### Background

The semiconductor industry has been on an incredible journey since 1947 when William Shockley, John Bardeen, and Walter Brattain at AT&T Bell Laboratories demonstrated the first point-conctact transistor. The transistor is regarded by many as the most important scientific achievement of the 20th century. The first transistor was large and bulky, but over the last few decades it has become so small that it can be depicted only with advanced instruments such as scanning electron microscopes (SEM). The intensive development in circuit miniaturization has provided an extensive toolset for fabrication and manipulation of nanometer-scale structures.

The scaling of the transistor dimensions has provided exponential improvements in, e.g., transistor density, performance, and power efficiency. Since 2003, Si complementary metal–oxide–semiconductor (CMOS) technology has entered a stage of power-constrained scaling, i.e., a power density saturation at approximately  $100 \text{ W/cm}^{2.1-3}$  This

|                        | $a_0$ (Å) | $E_g$ (eV) | $\mu_e~({ m cm}^2/{ m Vs})$ | $\mu_h ~({ m cm}^2/{ m Vs})$ |
|------------------------|-----------|------------|-----------------------------|------------------------------|
| Si                     | 5.431     | 1.12       | 1400                        | 450                          |
| Ge                     | 5.658     | 0.661      | 3900                        | 1900                         |
| GaAs                   | 5.653     | 1.424      | 8500                        | 400                          |
| $\operatorname{GaSb}$  | 6.096     | 0.726      | 3000                        | 1000                         |
| InP                    | 5.869     | 1.344      | 5400                        | 200                          |
| $In_{0.53}Ga_{0.47}As$ | 5.869     | 0.75       | 12000                       | 300                          |
| $In_{0.7}Ga_{0.3}As$   | 5.937     | 0.588      | 20200                       | 3 - 400                      |
| InAs                   | 6.058     | 0.354      | 40000                       | 500                          |
| $\operatorname{InSb}$  | 6.479     | 0.170      | 77000                       | 850                          |

**Table 1.1:** Lattice constant  $(a_0)$ , band gap  $(E_g)$ , and electron and hole mobility  $(\mu_e \text{ and } \mu_h)$  for commonly used semiconductors.<sup>5</sup>

has led to the introduction of multicore technology in mainstream computers and portable devices such as mobile phones and tablets. The dynamic power dissipation is proportional to the cube of the supply voltage  $V_{dd}$ , and thus a reduction would be attractive. However, the goals of scaling are to minimize the transistor dimensions while achieving a maximum ON-current  $I_{on}$  for a given OFF-current  $I_{off}$ . The concern is the diminished ON-performance of Si with a reduction in supply voltage.<sup>4</sup> To address this issue, the electron velocity could be increased, i.e., replacing Si with materials that have higher mobilities, such as graphene or III-V semiconductors, as displayed in Table 1.1. Alternatively, or in conjunction with high-mobility semiconductors, devices with the ability to modulate the current in a transistor faster than a traditional metal-oxide-semiconductor field-effect transistor (MOSFET), e.g., tunnel FETs (TFETs) may be introduced.

The drawback of high-mobility materials is the narrow band gap and low density of states. For CMOS, high mobilities are necessary

for both the nFETs and the pFETs; however, it is difficult to find such a combination (Table 1.1). Furthermore, in the interest of easier gate stack integration and device processing, the same semiconductor material would be preferred.<sup>6</sup> However, in terms of materials integration, specifically the integration of high-permittivity (high- $\kappa$ ) dielectrics, some materials may be suitable as nFETs while problematic as pFETs, or vice versa. It is possible to fabricate high-electron-mobility transistors (HEMTs) that exhibit excellent device metrics down to gate lengths of  $L_a = 30 \,\mathrm{nm}$ ; however, further scaling will require the introduction of a high- $\kappa$  dielectric because the gate starts to lose electrostatic control of the channel as the distance between the source and the drain decreases.<sup>7</sup> HEMTs offer a convenient model system to explore III-V semiconductors without needing to worry about the complications of a MOS stack. The take-home messages from HEMTs are (i) the high mobilities and injection velocities allow for high drive currents and near-ballistic operation for gate lengths below 50 nm, but (ii) scaling below 30 nm will require a MOS structure. The contact resistance is another figure of merit that must be much improved to conform to the demands of extremely scaled devices.

Currently, much research is being conducted into nanowires, which are semiconductors shaped as rod-like crystal structures grown from Au particles.<sup>8–10</sup> Chapter 2 provides more details on nanowire growth. These nanowires can be grown with high aspect ratios, i.e., diameters far below 100 nm and several microns long. This self-assembled bottom-up process is distinct from common practice in industry, where a top-down approach is generally employed to create nanoscale structures from bulk-like materials. Nanowires are not restricted to materials that can be grown in bulk or as layered structures and open up new opportunities to explore novel semiconductor materials and exotic heterostructures that are impossible to grow in bulk.<sup>11</sup>

From a device point of view, a nanowire is a semiconductor crystal that confines the movement of electrons in the radial direction and allows free movement only along the main axis of the nanowire. This provides an intrinsic well-defined transport channel for the electrons. By introducing a capacitively coupled gate, electrostatically modulating the carrier density in the nanowire, the resistivity of a nanowire device can be controlled. A gate is particularly effective if placed around a cylindrical geometry<sup>12</sup> such as a nanowire channel and has been successfully demonstrated in nanowire MOSFETs.<sup>13–16</sup> The electrostatics of a nanowire geometry enable less stringent demands on the thickness of the gate dielectric than, e.g., planar transistors. The intrinsic confinement properties of nanowires may be advantageously employed for quantum devices.<sup>17–19</sup> The detrimental effect of a narrow band gap semiconductor may be alleviated in an extremely scaled nanowire.<sup>20</sup>

In summary, III-V CMOS has a number of challenges remaining. A suitable materials combination must be chosen that co-integrates nand p-type devices together. A gate stack must be demonstrated with near-ideal properties for both material types. The access resistance to the devices must be much improved in order to deliver the performance required for extremely scaled devices.

Many of these challenges are suitably addressed by nanowires because nanowires can accommodate a wider variety of materials combinations than conventional bulk materials and allow for devices with ideal electrostatics in a gate-all-around (GAA) device architecture.

This thesis examines a number of novel materials and materials combinations as well as innovative device concepts that may or may not be incorporated when traditional CMOS fails.

Chapter 2 provides background information regarding nanowire growth and nanowire device fabrication in both lateral architectures and vertical architectures. The general concepts discussed in this chapter are relevant in all the listed papers to some extent. Chapter 3 introduces some basic MOSFET theory and important figures of merit and discusses ultimate scaling based on experimental results on 15-nm-diameter InAs MOSFETs. This chapter also includes benchmarking against state-of-the-art transistors in various other technologies. The chapter provides a general background to papers I and II.

Chapter 4 concerns the implementation of n- and p-type semiconductors on the same chip, which is necessary for full III-V CMOS implementation. This chapter provides background information and summarizes the results of paper III.

Chapter 5 provides background information to papers IV–VII in terms of the underlying theory of tunneling. This chapter summarizes the results in papers IV–VII, discusses the results in a broader context, and provides benchmarking against state-of-the-art devices.

Chapter 6 discusses some insights gained over the years regarding academia and device research in general. There is also a short section discussing my view on beyond-CMOS technologies.

## CHAPTER 2

Device fabrication

This chapter briefly introduces some of the processing technicalities and device designs employed in this thesis. This chapter also familiarizes the reader with the basics of nanowire growth. Two main processes have been used during this thesis: (i) lateral devices fabricated from single nanowires transferred to Si chips and (ii) devices and circuits designed in a vertical architecture from as-grown nanowires.

### 2.1 Nanowire growth

Before any nanowire devices can be fabricated, nanowires must of course be grown. The method employed for nanowire growth in this thesis is called metal-organic vapor-phase epitaxy (MOVPE), which is also known as metal-organic chemical vapor deposition (MOCVD). The main motivation for using MOCVD is a high degree of freedom of available doping sources and good composition control.

A simplistic image of a MOCVD growth reactor is an oven into which gaseous semiconductor precursors are introduced. In the case of InAs nanowires, these precursors are usually trimethylindium (TMIn) and arsine  $(AsH_3)$  (see Fig. 2.1). There are two main methods of nanowire growth: (i) growth from Au seeds or from other metal particles such as  $Cu^{21-24}$  or (ii) seed-particle free growth, also called selective-area growth, where nanowires instead nucleate from openings, e.g., in an oxide.<sup>25–27</sup> The primary method used for devices in this thesis is Au-assisted growth, because of the excellent composition control and the ample in-house knowledge on the subject. For lateral devices, where exact placement control is not required, the nanowires are grown from randomly dispersed Au aerosols. However, for vertical devices, where there are stringent demands on placement and particle density, electron beam lithography (EBL) is used to define the Au seeds followed by a thermal evaporation of Au and lift-off. This will be discussed further in the section on vertical devices (Section 2.3). After the formation of Au seeds, the sample is placed on the susceptor of the MOCVD reactor. The first step is an annealing stage at high temperature ( $\approx 470-550$  °C) to desorb unwanted materials from the surface and alloy the Au seed with the substrate. The temperature is then lowered to approximately 420 °C, and the metal-organic semiconductor precursors are introduced into the chamber. The precursors land on the surface and diffuse until they reach a Au seed, or they desorb again if no incorporation site can be found. Indium is incorporated into the particle, and as it becomes supersaturated, an InAs crystal starts to grow at the particle-substrate interface, forming a nanowire as the particle is lifted up. If doping incorporation is desired, the corresponding gases are also added to the reactor.<sup>28</sup> After the desired length of nanowire is reached, the reactor is cooled, and an  $AsH_3$  overpressure is maintained in the reactor to prevent the Au particle from "consuming" the nanowire.



**Figure 2.1:** Schematic nanowire growth. (a) Au seed particles are dispersed as aerosols on a substrate or defined by EBL followed by metal evaporation and lift-off. (b) The sample is placed in the MOCVD growth reactor, which is heated to  $420^{\circ}$ C, and metal-organic semiconductor precursors are supplied to the reactor chamber by a H<sub>2</sub> carrier gas. (c) For InAs nanowires, TMIn and AsH<sub>3</sub> decompose and diffuse, forming an InAs crystal below the Au seed. In the process, the Au seed is lifted up, and a nanowire begins to take shape below. (d) After the desired length has been achieved, the gas flows are turned off, with the exception of AsH<sub>3</sub>. The temperature is then lowered, and the AsH<sub>3</sub> overpressure prevents the reaction from occurring in reverse, where the Au seed would "consume" the InAs nanowire.

During the growth, it is possible to switch semiconductor materials abruptly, allowing for the formation of various heterostructures.<sup>29</sup> One of the main advantages of growing III-V semiconductors in the shape of a nanowire, compared with planar growth, is the ability to switch between materials with different lattice constants with a low probability of defect formation.<sup>30</sup> In contrast to planar growth, the strain due to mismatch in lattice constants between two materials can relax by radial expansion or contraction when grown in the shape of a nanowire.

### 2.2 Lateral devices

To evaluate the electrical properties of nanowires from various growth runs, for making circuits, devices are usually designed and fabricated in a lateral architecture.<sup>28</sup> Nanowires grown from an aerosol sample are dispersed onto a prepatterned Si chip with markers and with 100 nm of thermally grown SiO<sub>2</sub> by a dry-deposition technique, as illustrated in Fig. 2.2. Source and drain electrodes are patterned by EBL followed by thermal evaporation of a metal. Before the metal evaporation, the contact interface surface is treated to further reduce the contact resistance and remove any native oxide. The selection of surface treatment is dependent on the nanowire, but a short dip in buffered oxide etch  $HF:H_2O$  (1:10) has proven to work well for InAs nanowires. The choice of metal also depends on the semiconductor material. For InAs, Ni/Au or Ti/Au have proven to be suitable combinations, offering low resistive ohmic contacts to InAs. At this stage a two-terminal device is ready for electrical measurements. A twoterminal device has limited functionality and provides only a limited amount of information. A complete transistor must include a third input terminal: the gate.

Before the gate electrode can be fabricated, the gate dielectric win-



**Figure 2.2:** Schematic fabrication of devices in a lateral architecture. (a), (b) Nanowires are dry-deposited on a prepatterned Si chip with 100 nm of thermally grown SiO<sub>2</sub>. The chip back-side is covered with Au to allow for a back-gate to electrostatically modulate devices on the top-side of the chip. (c) Source and drain electrodes are defined by EBL, which is followed by metal thermal evaporation and a lift-off step. (d) A window for the gate dielectric is defined by EBL, followed by an ALD step of a high- $\kappa$  dielectric such as  $Al_2O_3$  or HfO<sub>2</sub>. This fabrication step is finalized with a lift-off step, which also limits the ALD reactor temperature to approximately 100°C. (e), (f) The final step in creating a transistor includes forming a top gate by similar means to the source and drain electrodes.
dow is patterned by EBL. An atomic layer deposition (ALD) process is used to deposit the high- $\kappa$  gate dielectric, which is commonly Al<sub>2</sub>O<sub>3</sub>, HfO<sub>2</sub>, or a combination of the two. A bi-layer is used because Al<sub>2</sub>O<sub>3</sub> has been shown to offer a better interface to III-V semiconductors<sup>31,32</sup> and because HfO<sub>2</sub> has a high relative permittivity, which increases the gate capacitance. The ALD is followed by a lift-off of the oxide outside the device area, which limits the ALD process to approximately 100 °C.<sup>33</sup> The final stage of the process is the formation of a top gate, which follows a similar process scheme to the source and drain electrodes.

#### 2.3 Vertical devices

Vertical processing introduces new challenges compared with lateral processing, but also presents significant advantages over lateral devices. The main advantages include (i) arrays of nanowires resulting in an impedance suitable for radio frequency (RF) probing, (ii) fabrication of complex circuits in a 3D architecture, and (iii) improved gate electrostatics enabling aggressive channel length scaling and nonlithography-based gate length definition. One of the main challenges is the fabrication of densely packed nanowire arrays with diameters below 10 nm (Fig. 2.3). Aerosols are generally available from approximately 5 to 80 nm, but lack the position control necessary for circuit design. Si integration is important for industry to keep down the fabrication costs, and thus the InAs nanowires are grown on a Si substrate by means of a  $\sim$ 300 nm InAs buffer layer. The Si substrate is highly resistive, thus enabling RF characterization.

To realize these densely packed arrays of nanowires in a controlled fashion, two main challenges must be addressed: (i) controllable and reproducible fabrication of Au seeds around or below 10 nm in diameter by means of EBL and (ii) stringent epitaxial control (Fig. 2.4). Al-



**Figure 2.3:** SEM images of the scaling of Au seeds. (a) 8 nm seeds. (b) 20 nm seeds. (c) 35 nm seeds. (a-c) Scalebars are 150 nm. (d) After nanowire growth and high- $\kappa$  deposition; scalebar is 2  $\mu$ m.

ternative methods of fabrication include so-called digital etching, i.e., growing nanowires thicker than desired that are subsequently partially oxidized, followed by a selective etch of the oxide.<sup>34-36</sup> This process allows for the nanowire to be thinned in incremental steps.

The epitaxial parameter window is quite small for extremely scaled Au seeds. The Au seeds may move during the annealing stage of the growth, much more so for sub-20-nm particles, which could impair transistor performance and circuit functionality. Removing the annealing step appears to alleviate the issue to allow for arrays with less displacement. It remains unclear how the interface quality between the substrate and Au seed particle is affected compared to growths with higher annealing temperatures.

To minimize the time for the formation of a native oxide, the sample is quickly moved between the MOCVD reactor and the ALD reactor where an  $Al_2O_3/HfO_2$  bi-layer is deposited as the gate dielectric. At this stage there are many processing paths to reach the goal of a functioning chip, and thus a generalized overview is presented here. A transistor consists of three terminals connected to a semiconducting channel as illustrated in Fig. 2.5. The InAs buffer layer at the base of the nanowire is utilized as the source contact, leaving the formation



**Figure 2.4:** Nanowire pitch scaling for nanowires below 20 nm in diameter. The nanowires are covered in a high- $\kappa$  film ( $\approx 5$  nm). All images are taken at an angle of 52°. (a), (b) 300 nm pitch. (c), (d) 100 nm pitch, which translates to a spacing of approximately 70 nm. The nanowires are also slightly wider because of the proximity effect in the EBL.

of a gate and drain terminal. Device isolation is performed in the InAs buffer layer via a wet etch solution of  $H_3PO_4:H_2O_2:H_2O$  (1:1:25) to enable RF characterization and circuit functionality. Before the gate terminal can be fabricated, electrically isolating materials must be introduced so that the source–gate and gate–drain terminals do not short circuit. These spacers can be manufactured in several ways such as through SiO<sub>2</sub> or Si<sub>3</sub>N<sub>4</sub> by plasma-enhanced chemical vapor deposition, organic photoresist or hydrogen silsesquioxane by a spin-on technique, or evaporated SiO<sub>x</sub>. The spacer should be electrically insulating and have a low dielectric permittivity to reduce the parasitic capacitance of the devices. The spacers commonly require a planarization step before a gate can be placed on top, and this is achieved by reactive ion etching, usually with a protective photoresist mask.

The gate is generally fabricated by either a sputtering technique or thermal evaporation. In a sputtering approach, tungsten is preferred because of its dry-etching properties. A sputtered gate has good coverage of the nanowire, but it is difficult to specify a gate length, because it is defined by a spin-on technique and dry-etching as illustrated in Fig. 2.5. In contrast, an evaporated approach allows for gate length control with a precision of a few Ångströms, but presents difficulties in coverage.<sup>14-16</sup> A second spacer of preference is formed atop the gate, forming an isolation layer before the drain fabrication. The drain terminal is often formed by sputtering of, e.g., Ti/W/Au, but may also be fabricated by metal thermal evaporation and lift-off. All patterning during processing is performed by soft-UV lithography, with the exception of the Au seeds for nanowire growth.



**Figure 2.5:** (a) Schematic image of a vertical nanowire MOSFET. (b) InAs nanowires grown on a Si substrate covered in a 5-nm-thick  $HfO_2$  film with a planarized 20 nm SiO<sub>2</sub> spacer. (c) Cross-sectional image of an oldergeneration vertical MOSFET where InAs nanowires were grown from an InP substrate and the spacers comprised organic polymers. The semi-insulating InP requires a source socket contact to form a connection to the bottom of the nanowire.

## CHAPTER 3

### **MOSFETs**

This chapter deals with InAs nanowire FETs and is mainly based on papers I and II. There are many types of transistors, but a large number of them operate in a similar fashion. This chapter discusses a family of transistors called MOSFETs and, more specifically, nanowire MOSFETs.

The semiconductor community has voiced concerns regarding how long Moore's law, which states that the number of transistors on a chip will double every 18 months, will hold. This fantastic advancement has been driven by consumers continuously expecting more and more functionality in ever more portable devices. For the last few decades the semiconductor industry has mostly focused on scaling the Si transistors to fit more of them on the same chip.

Although the nanowire device architecture offers superior electrostatics and the ability to combine semiconductor materials with a high lattice mismatch,<sup>30</sup> other technologies have produced transistors with impressive figures of merit.<sup>37-41</sup> As the gate length is scaled down, the gate must retain its ability to maintain the potential in the channel to enable efficient switching of the transistor. One common route is to thin the gate oxide or replace it with a material with higher permittivity. However, at some point the leakage current becomes too large, and alternative device geometries must be used that lessen the constraints on the gate dielectric thickness. For extremely scaled devices, the device architectures of choice are usually FinFETs or extremely thin silicon-on-insulator films (also known as SOI) to maintain good electrostatics.<sup>42,43</sup> Much research into high-performance transistors is directed toward an alternate channel material. Si, which has been the workhorse of the industry for many decades, is a mature technology and is naturally used as a benchmark to evaluate emerging technologies. Si technology is in fact so good that it is difficult to find examples of emerging technologies that demonstrate sufficient improvement over Si transistors to replace Si as the next-generation transistor technology. Alternate channel materials are mainly explored to take advantage of higher mobilities, which is a metric used to define how easily carriers move in a material. InAs, one of the principal III-V semiconductors explored in this thesis, in bulk form has approximately 20 times higher mobility than Si. The remainder of this chapter will discuss the principles of a well-tempered transistor.

#### 3.1 MOSFET fundamentals

A simplistic description of a MOSFET is a voltage-controlled resistor or a current source depending on the biasing conditions. A MOS-FET has three terminals: (i) a source, (ii) a drain, and (iii) a gate terminal. At low drain bias  $(V_{ds})$ , the current flows from the source to the drain terminal when the source is grounded, following a linear current-voltage relationship, as it would through a regular resistor.



**Figure 3.1:** Schematic cross section of a planar n-type MOSFET. An inversion layer charge forms beneath the gate when the applied gate voltage is larger than the threshold voltage,  $V_{gs} > V_t$ . (a) Schematic of the channel at low  $V_{ds}$ . (b) At high  $V_{ds}$ , the inversion layer is "pinched off." (c) Schematic band diagram at high  $V_{ds}$  for varying  $V_{gs}$ .

The advantage of a MOSFET is that the resistance can be controlled by a voltage on the third terminal, the gate. At high  $V_{ds}$ , the current– voltage relationship will no longer be linear and the MOSFET will instead behave as a current source, i.e., a constant current independent of the applied  $V_{ds}$ . This means that above a certain drain bias, called the saturation voltage  $(V_{sat})$ , the current only increases marginally with larger  $V_{ds}$ .

The traditional approach to describe MOSFET operation is often explained by images similar to Fig. 3.1a and b. An n-type (a semiconductor with a surplus of free electrons) MOSFET is fabricated on a p-type (a semiconductor with a lack of electrons or a surplus of holes) substrate where the source and drain sides are then heavily n-doped, creating pockets with a high density of charge carriers.<sup>44</sup> For a current to flow between the source and the drain, an inversion layer of electrons must be formed below the gate. This occurs when the gate potential  $V_{gs}$  is larger than the threshold voltage  $V_t$ , in other words, when  $V_{gs} - V_t > 0$ . At high  $V_{ds}$ , the channel near the drain end will begin to diminish because the potential difference between the gate and the channel will be too small to maintain the inversion layer, which is the traditional explanation for why the current begins to saturate at high  $V_{ds}$ .

A more fundamentally correct and also simpler description is a topof-the-barrier description of a MOSFET, also known as the "virtual source" (VS) model.<sup>45,46</sup> By describing the operation of a MOSFET as a device where a barrier is modulated by the imposed gate action, it is easier to understand the principle of operation and compare technologies, because most operate by the same basic principles. One flaw in the traditional model is the understanding of current saturation. In 1992, D.J. Frank et al., using Monte Carlo simulations, showed that the electrons' velocity actually saturates at the *beginning* of the channel rather than at the end as the traditional model would suggest.<sup>47</sup> For short gate lengths  $(L_q)$  near the end of the channel where the electric field is the strongest, the electrons actually experience a velocity overshoot because the carriers simply do not have time to scatter before they are swept out through the drain. The VS model instead incorporates a parameter called the injection velocity  $v_{inj}$ ,<sup>48,49</sup> which is the average velocity at the beginning of the channel. A succinct derivation of the equations describing the  $I_{ds}$ - $V_{ds}$  characteristics by means of the VS model is available in the Appendix.

To complicate matters, the saturation velocity  $v_{sat}$  for Si happens to be very close to  $v_{inj}$ , and therefore the traditional model has so far been able to predict current-voltage characteristics successfully. The VS model has been used to fit a multitude of experimental data in various transistor technologies such as Si and III-Vs, ranging from long-channel devices to extremely scaled, basically ballistic devices with much success.

#### 3.2 Key figures of merit

In the following sections, several important figures of merit are presented. Although some of these are explored in more detail than others, the key figure of merit depends on the specific application for the transistor.

#### **3.2.1** Drive current

One important figure of merit is the ON-current or drive current,  $I_{on}$ . In digital circuitry, capacitors are typically charged and discharged in order for a circuit to operate correctly. The speed at which it is possible to charge and discharge these capacitors will set the speed of the circuit, which is why it is preferable to have as high an ONcurrent as possible. Generally, the ON-current of a device is determined when both the gate and the drain terminals are at the same bias as the supply voltage,  $V_{dd} = V_{gs} = V_{ds}$ . However, a more useful evaluation of the ON-current should be performed at a fixed overdrive voltage instead,  $V_{ov} = V_{gs}-V_t = V_{ds} = V_{dd}$ . An alternative means to determine the ON-current, as well as the OFF-current, is by defining a window around the threshold voltage  $V_t$  such that the ON-current is determined at  $V_t + 1/3 V_{dd}$  and the ON-current at  $V_t - 2/3 V_{dd}$ .<sup>50</sup>

The semiconductor industry usually has two main types of transistors in their product line: a high-performance type and a low-power type. For the former, the industry has decided that a device is off when  $I_{off} = 100 \text{ nA}/\mu\text{m}$ , which occurs at a certain gate voltage  $V_{off}$ , ideally 0 V.<sup>43</sup> The corresponding value for the low-power devices is 30 pA/µm and that for ultra-low-power devices is 15 pA/µm.

Another definition available to circuit designers is instead general purpose and low-power transistors. These in turn both have three sub-categories to choose from; high, standard and low  $V_t$ . To compare the drive current across different device architectures, it is necessary to normalize the value in some fashion. A common method is to normalize the current to the gate perimeter of the device. For a planar MOSFET, this would mean normalizing to the gate width, whereas in a FinFET, this would involve the width of the fin together with the length of both sides of the fin. For nanowire devices, in a GAA architecture, the normalization would be done to the circumference of the nanowire.

From the  $I_{ds}$ - $V_{ds}$  characteristics, it is possible to can extract the ON-resistance  $R_{on}$  as illustrated in Fig. 3.2a. The ON-resistance, also called the total resistance  $R_{tot}$ , is a combination of source, channel, and drain resistance,  $R_s + R_{ch} + R_d$ . The output conductance  $g_o$  is also an important metric and for an ideal MOSFET should be as close to zero as possible.

#### 3.2.2 Transconductance and threshold voltage

Using the  $I_{ds}$ - $V_{gs}$  characteristics of a transistor, the transconductance,  $g_m$ , can be calculated. The transconductance is a figure of merit that describes how efficiently the current of the device can be modulated with the gate. The values are often presented as maximum values at a fixed  $V_{ds}$ , commonly the supply voltage at which the transistor is operated. The transconductance is calculated by differentiating the  $I_{ds}$ - $V_{qs}$  characteristics, such that

$$g_m = \frac{\delta I_{ds}}{\delta V_{qs}} \tag{3.1}$$

as illustrated in Fig. 3.2c. The transconductance is expressed in units of Siemens (S) or in the normalized case ( $\mu$ S/ $\mu$ m).

One method of extracting the threshold voltage,  $V_t$ , is through linear extrapolation from the maximum transconductance, to where the line intersects the x-axis, as illustrated in Fig. 3.2c. Usually the transfer characteristics are presented biased at the supply voltage, which gives the saturation threshold voltage. At a low source-drain bias, the linear threshold voltage may be calculated and is usually higher than the saturated value. Generally, for an n-type device, a slightly positive threshold voltage is desirable so that the device is in its OFF-state at  $V_{gs} = 0$  V to avoid unnecessary power consumption.

One method of extracting the threshold voltage,  $V_t$ , is through linear extrapolation from the maximum transconductance, to where the line intersects the x-axis, also illustrated in Fig. 3.2c. Usually the transfer characteristics are presented biased at the supply voltage, which gives the *saturation* threshold voltage. At a low source-drain bias, the linear threshold voltage may be calculated and is usually higher than the saturated value. Generally, for a n-type device, a slightly positive threshold voltage is desired in order to have the device in its OFF-state at  $V_{gs} = 0$  V so that unnecessary power is not consumed.

#### 3.2.3 Subthreshold swing and drain-induced barrier lowering

The previous figures of merit mainly relate to the ON-state of the device; however, the OFF-state of the transistor is in many cases more significant than the ON-state. Most emerging technologies generally demonstrate exceptional ON-performance, such as high drive currents, but commonly lack in OFF-performance or vice versa. This is where Si technology truly shines where many years of development has led to transistors that combine excellent ON- and OFF-characteristics simultaneously. A small leakage current in the OFF-state may not be a problem for a single device, but in a modern processor with billions of transistors, the small leakage current in each device could turn into a huge leakage current for the entire chip. To evaluate a device's OFFstate performance, a common practice is to evaluate the  $I_{ds}$ - $V_{gs}$  on a



**Figure 3.2:** Typical output and transfer characteristics of a MOSFET. The data has been normalized to the nanowire circumference. The figures display simulated data of a 15-nm-diameter InAs nanowire MOSFET operating in the ballistic regime. (a)  $I_{ds}$ - $V_{ds}$  or output characteristics of the MOSFET. This curve is often used to evaluate the ON-state performance of a MOSFET. (b)  $I_{ds}$ - $V_{gs}$  plot on a semi-logarithmic scale. The high  $V_{ds}$ curve is simulated, whereas the low  $V_{ds}$  curve is sketched to illustrate clearly the effect of drain-induced barrier lowering (DIBL). (c)  $I_{ds}$ - $V_{gs}$  plot on a linear scale, also known as the transfer characteristics, commonly used to extract  $V_t$  by the maximum transconductance method. (d) The schematic drawing shows the circuit symbol normally used for a MOSFET where some parasitic series resistances have been added. In a ballistic device, as has been used in the simulated data (a-c), these resistances are zero. The table presents some of the key device metrics.

semi-logarithmic scale to clarify the characteristics below the threshold voltage. Firstly, the subthreshold swing or inverse subthreshold slope (SS) is a figure of merit determining how many mV in gate potential change is required to obtain a tenfold change in current as

$$SS = \frac{\delta \log_{10}(I_{ds})}{\delta V_{gs}} = 2.303 \left(\frac{k_B T}{q}\right) \left(\frac{\delta \psi_s}{\delta V_{gs}}\right)^{-1}$$
(3.2)

where  $k_B$  is the Boltzmann constant, T is the temperature, q is the elementary charge, and  $\psi_s$  is the semiconductor surface potential. Ideally, we want to get as much current out as possible for a very small change in gate voltage. This requires that the applied gate voltage is efficiently modulating the bands as described by the last term in Equation 3.2. Ideally,  $(\delta \psi_s / \delta V_{gs})^{-1} = 1 + C_d / C_{ox} = 1$ , where  $C_d$  is the depletion capacitance and  $C_{ox}$  is the oxide capacitance. Therefore, in a MOSFET, there is a lower limit of  $SS_{min} = 60 \text{ mV/decade at room temperature, which is related to the Fermi distribution of carriers and thermal injection of carriers into the channel.$ 

Drain-induced barrier lowering (DIBL) is another figure of merit and refers to the influence of the drain potential on the channel. This figure of merit should be maintained at a low value for a well-tempered device. This effect is most pronounced in MOSFETs with very short gate lengths. The degradation of the SS and DIBL as the gate length is scaled is commonly referred to as short-channel effects. The effect of DIBL can be minimized by stringent constraints on the gate in a short-channel device by introducing improved electrostatics, as a GAA found in nanowire devices, and the introduction of a high- $\kappa$  dielectric.

# 3.2.4 Cut-off frequency and maximum oscillation frequency

The figures of merit discussed so far are mostly associated with the direct-current mode of operation of the transistor; however, some RF

or alternating-current metrics are also of great importance.<sup>51</sup> The cutoff frequency  $(f_t)$  is defined as the frequency at which the current gain is equal to 1 and is given by

$$\frac{1}{2\pi f_t} = \frac{C_{gg}}{g_m} + \frac{C_{gg}}{g_m} (R_s + R_d) g_d + (R_s + R_d) C_{gd}$$
(3.3)

In an ideal MOSFET,  $R_s$  and  $R_d = 0 \ \Omega$ , and the cut-off frequency simplifies to

$$f_t = \frac{g_m}{2\pi (C_{gs} + C_{gd})}$$
(3.4)

The maximum oscillation frequency  $(f_{max})$ , defined as the frequency when the power gain is equal to 1, is given by

$$f_{max} = \sqrt{\frac{f_t}{8\pi R_g C_{gd} \left[1 + \left(\frac{2\pi f_t}{C_{gd}}\right)\Psi\right]}}$$
(3.5)

where  $\Psi$  is

$$\Psi = \frac{C_{gg}^2 g_d^2}{g_m^2} (R_s + R_d) + \frac{C_{gg} C_{gd} g_d}{g_m} (R_s + R_d) + \frac{C_{gg}^2 g_d^2}{g_m^2}$$
(3.6)

Again, in an ideal MOSFET,  $R_s = R_d = g_d = 0$ , and therefore  $\Psi = 0$ , and the equation for  $f_{max}$  simplifies to

$$f_{max} = \sqrt{\frac{f_t}{8\pi R_g C_{gd}}} \tag{3.7}$$

In paper II, a  $f_t$  of 7 GHz and a  $f_{max}$  of 20 GHz are reported for a vertical nanowire MOSFET consisting of an array of 70 InAs nanowires and  $L_g = 100$  nm. Direct-current electrical characterization revealed high ON-currents but diminished OFF-performance, which is attributed to the nanowires being doped throughout the growth with tin. A small signal model was developed to evaluate the device parasitics, and parasitic capacitances between source, gate, and drain were found to limit the performance of the device.

#### 3.3 The ultimate scalability

The basic design rules when scaling the transistors have followed a few simple rules set out by R.H. Dennard et al.<sup>52</sup> The rules stipulate that scaling the device dimensions by a factor of  $\kappa$  must be accompanied by scaling the oxide thickness by the same factor along with the voltages used. The idea behind the rules is: If the electrostatic configuration of the device is kept constant by following the scaling rules, the new device should behave as a well-tempered, smaller version of the initial transistor. This has worked well over the past few decades; however, when the oxide shrinks below the thickness of a few atomic layers to maintain the electrostatics of very short gatelength devices, the leakage current through the gate will be substantial. For this reason, high- $\kappa$  dielectrics such as Al<sub>2</sub>O<sub>3</sub> and HfO<sub>2</sub> are being integrated into modern devices, allowing for thicker oxides while maintaining a high capacitive coupling between the gate and channel. However, simply working on oxide integration from a materials standpoint is not sufficient. Planar technologies have been evolved into FinFETs for increased electrostatic control because the gate field is more efficiently imposed on the channel. Extremely scaled planar devices, so-called silicon-on-insulator devices, are also being considered as an option to manage short-channel effects.<sup>53</sup> Next-generation devices with nanowire channels are currently being investigated because nanowire devices offer GAA device designs that should allow for "ultimate electrostatics".<sup>54,55</sup>

Although nanowires provide excellent electrostatics in a GAA configuration, scaling  $L_g$  below 10 nm will require nanowires with diameters of 5 nm and below, as illustrated in Fig. 3.3. One concern of the semiconductor community is how pronounced the surface scattering effects will be in such extremely scaled nanowire MOSFETs. As short-channel effects begin to dominate the transport, it is vital to be able to predict the performance of future devices. A.C.



Figure 3.3: The minimum effective gate length necessary to maintain SS < 70 mV/decade and DIBL < 50 mV/V as a function of (a) oxide thickness and (b) nanowire diameter for an InAs GAA device architecture.<sup>56</sup> The oxide is assumed to be HfO<sub>2</sub> with  $\epsilon_r = 20$ .

Ford et al. have shown a linear relationship of the field-effect mobility and the InAs nanowire diameter on long-channel MOSFET devices such that  $\Delta \mu_n / \Delta r = 422 \,\mathrm{cm}^2 / \mathrm{V} \cdot \mathrm{s}$  per nm.<sup>57</sup> Inserting values into Equation A.15, assuming Maxwell–Boltzmann statistics, we find  $\mu_B = 6900 \,\mathrm{cm}^2 / \mathrm{V} \cdot \mathrm{s}$ , and from the work from Ford et al., we deduce  $\mu_n = 1985 \,\mathrm{cm}^2 / \mathrm{V} \cdot \mathrm{s}$  for a 15-nm-diameter InAs nanowire. This results in an apparent mobility  $\mu_{app} = 1541 \,\mathrm{cm}^2 / \mathrm{V} \cdot \mathrm{s}$ . In paper I, the apparent mobility for a 15-nm-diameter MOSFET was extracted by using a non-parabolic model to calculate the flat-band gate capacitance ( $L_g = 100 \,\mathrm{nm}$  and oxide thickness  $t_{ox} = 5 \,\mathrm{nm}$ ) resulting in  $\mu_{app} = 1510 \,\mathrm{cm}^2 / \mathrm{V} \cdot \mathrm{s}$ , which is very close to the theoretical value.

Although the mobilities are indeed much lower in scaled InAs nanowires than in the bulk InAs,<sup>44</sup> high drive currents of  $1267 \,\mu\text{A}/\mu\text{m}$  ( $34 \,\text{MA/cm}^2$ ) are still achieved for these scaled InAs nanowire MOS-FETs. Quantifying devices today solely by means of long-channel metrics governed by diffusive transport, such as classical mobility, is



Figure 3.4: Measured output and transfer characteristics of a 15-nmdiameter InAs nanowire MOSFET. The gate length is 100 nm, and the data has been normalized to the nanowire circumference. (a)  $I_{ds}$ - $V_{ds}$  characteristics showing a maximum drive current of  $1250 \,\mu A/\mu m$ .  $V_{g,max} = 2 V, \,\Delta V_g$ = 0.5 V. (b)  $I_{ds}$ - $V_{gs}$  plot on a semi-logarithmic scale for two drain biases:  $10 \,mV$  and  $500 \,mV$ . The dashed lines show the down sweep, and the solid lines show the up sweep, indicating some hysteresis in the device. (c)  $I_{ds}$ - $V_{gs}$  plot on a linear scale showing  $V_t = -0.3 V.$  (d) The schematic drawing shows the parasitic series resistances, extracted by fitting the ballistic data with added series resistances on both the source and the drain. The table displays some of the key device metrics of the 15-nm-diameter InAs MOSFET nanowire.

becoming outdated. Classical mobility still plays its part, but as the transport mechanism begins to be dominated by ballistic transport, other parameters are playing an increasingly crucial role in device performance. To achieve high drive currents in ballistic devices, the  $v_{inj}$  and the density of states must be high, that is, a large number of carriers are needed, and they need to move fast.

The  $v_{inj}$  is inversely proportional to the square root of the effective mass, and therefore InAs ( $m^* = 0.023$ ) is able to achieve higher injection velocities, of almost a factor of 3, than Si ( $m^* = 0.19$ ). The drawback is that the density of states is proportional to the effective mass, and hence the density of states is lower for III-V semiconductors than for Si semiconductors. This effect is further worsened by reducing the dimensionality of a device. Even so, modern Si MOSFETs operate at approximately half the ballistic limit, whereas III-V devices such as HEMTs can operate much closer to the ballistic limit. This is mainly because the mean free path in III-Vs is longer than for a corresponding Si device.

Figure 3.4a illustrates the output characteristics of a 15-nm-diameter InAs nanowire MOSFET, which exhibits similar drive currents to modern HEMTs,<sup>7</sup> although HEMTs operate at a lower overdrive. This is a consequence of the integration of high- $\kappa$  dielectrics on III-Vs as seen in the transconductance and SS. Whereas HEMTs have a good-quality channel interface, high- $\kappa$  dielectrics on III-V channels often form a high density of interface traps  $(D_{it})$ , which degrade the electrostatics. The drawback of HEMTs is a large leakage current between the gate terminal and the channel. The interface quality in a MOSFET could be improved by surface passivation techniques<sup>58</sup> and the ALD conditions<sup>31,32</sup> as well as post-deposition annealing.<sup>59</sup>

The InAs nanowire MOSFETs studied in paper I also show a maximum voltage gain,  $g_m/g_0 = 50$ , which is an indication of a low DIBL (60 mV/V) and low series resistance in the source and drain. The low access resistance is attributed to the selective overgrowth of the source



**Figure 3.5:** (a) SEM image of the "neck" structure of the nanowire. The highlighted area is studied in closer detail in (b). (b) Transmission electron microscope image of the upper i-n<sup>+</sup>, InAs-InAs:Se, neck region. The dashed line indicates the onset of a twinned zinc blende structure and an increase in nanowire diameter as Se is introduced to the growth reactor. Nanowire diameters are found down to 15 nm, including a 1-nm-thick native oxide.

| D    | $L_g$ | $I_{on}$ | $g_m$  | SS                  | Ref   | Technology   |
|------|-------|----------|--------|---------------------|-------|--------------|
| (nm) | (nm)  | (A/mm)   | (S/mm) | $(\mathrm{mV/dec})$ | 1001. | 1000000000   |
| 15   | 100   | 1.25     | 1.23   | 140                 | Ι     | NW           |
| 10   | 30    | 0.7      | 1.9    | 80                  | 7     | HEMT         |
| 30   | 250   | 0.38     | 0.56   | 120                 | 60    | III-V FinFET |
| 10   | 75    | 0.49     | 1.75   | 85                  | 38    | QWFET        |
| 25   | 170   | 1.02     | 0.8    | 260                 | 61    | radial NW    |
| 13   | 230   | 1.5      | 1.72   | 180                 | 62    | XOI          |
| 22   | 30    | 1.08     | -      | 71                  | 43    | Si FinFET    |
| 11.2 | 25    | 0.52     | -      | $\sim \! 100$       | 63    | Si NW        |

**Table 3.1:** Data on a list of devices with varying dimensions (D, diameter/thickness) and gate lengths ( $L_g$ ). The values for  $I_{on}$  and  $g_m$  of nanowire devices are normalized to the circumference. The values are given for  $V_{ds}$ = 0.5 V, with the exception of Majumdar et al., <sup>63</sup> which is given for  $V_{ds}$  = 0.75 V. Here,  $I_{on}$  is presented for the highest reported gate overdrive ( $V_{ov}$ ).

and drain by InAs:Sn and InAs:Se, forming a  $n^+ \cdot i \cdot n^+$  doping profile as illustrated in Fig. 3.5. An estimate of the series resistances was obtained by setting  $R_s = R_d = 1.6 \text{ k}\Omega$  in the ballistic model as illustrated in Fig. 3.2. Interchanging the source and drain bias produces the same  $I_{ds}$ - $V_{ds}$  characteristics, which suggests that the source and drain resistance are similar in size. Furthermore, from the extracted  $R_{on} = 5.3 \text{ k}\Omega$ , assuming ballistic transport in the channel, we can deduce that only six sub-bands, or channels for current flow, contribute to the transport of electrons in this highly scaled device.

An overview of advanced transistors reveals competitive figures of merit for InAs nanowire MOSFETs compared with state-of-the-art devices in various technologies (Table 3.1). The ON-characteristics of 15-nm-diameter InAs nanowires are excellent and are likely to improve further with shorter gate lengths. A challenge remains in the OFFstate performance, mainly in the SS, which should be improved by a transition to a vertical design architecture allowing for a GAA. In addition, the gate stack must be improved to allow for a higher-quality interface between the high- $\kappa$  and InAs nanowire, and this is expected to improve both ON- and OFF-state performance.

# CHAPTER 4

#### III-V CMOS

This chapter examines the integration of n- and p-type III-V semiconductors with the purpose of fabricating III-V CMOS circuitry. The topic of III-V CMOS is relatively unexplored, even though it is important for integration of III-V for logic circuits. This chapter is mainly based on paper III.

#### 4.1 CMOS basics

Most of the efforts into researching III-V semiconductors have focused on n-type materials and have often been applied toward analog applications. The main reason for this is that the electron mobilities of n-type III-Vs are higher than the hole mobilities of p-type III-Vs.<sup>40</sup> However, for efficient operation in CMOS digital logic, both n-type devices and p-type devices are essential. This chapter examines the implementation of both n-InAs and p-GaSb on a single chip for the fabrication of III-V CMOS circuits.

Among the III-V binaries, InAs has one of the highest electron mobilities ( $\mu_e = 33000 \text{ cm}^2/\text{V}\cdot\text{s}$ ), which makes it suitable as a channel material in an nFET. On the other hand, GaSb has one of the highest hole mobilities of the binary III-V semiconductors ( $\mu_h = 1000 \text{ cm}^2/\text{V}\cdot\text{s}$ ) and is thus a suitable choice for a pFET. To grow III-V semiconductors epitaxially as planar layers, a lattice-matched substrate or a thick buffer layer is necessary to avoid dislocations. Such defects could otherwise be detrimental to the device operation. However, lattice-matched substrates are often conducting, which would result in a high parasitic capacitance and could also cause difficulties in circuit path routing. In an effort to avoid this disadvantage, some elegant work has been undertaken in which epitaxially grown nanoribbons were mechanically transferred onto an insulating substrate.<sup>64-66</sup>

However, to circumvent the issue, III-V semiconductors can instead be grown as nanowires, which allow for radial relaxation capable of accomodating a lattice mismatch of up to 15%.<sup>67</sup> Threading dislocations terminate at the nanowire surface close to the heterointerface and do not extend into the nanowire. A nanowire-based III-V CMOS solution allows for direct integration on, e.g., a Si substrate.<sup>30,68</sup> In addition to integration on Si, nanowires can accommodate several III-V semiconductors in one nanowire, as illustrated in Fig. 4.3a.

One of the main advantages of CMOS is the prospect of low-power circuits. This is achieved by using two (or more) complementary devices, one n-type (also called the pull-down network) and one p-type (or pull-up network), as illustrated in Fig. 4.1a-c, exemplifying an inverter configuration. This configuration ensures that there is never a direct-current path between the supply and ground unless a switching event occurs. Figure 4.1b illustrates the current path through the inverter assuming a "low" input signal or a digital "0". In this scenario, the nMOS is turned off while the pMOS is on, which results in an output of "high" or "1". Correspondingly, a "high" input signal to the inverter will turn the nMOS on while the pMOS is turned off, which will result in an output of "low" or "0", as illustrated in 4.1c. This operation is inverting because a "low" input turns into a "high" output and vice versa. A ring oscillator consists of an odd number of inverters connected in series, and the output of the final stage is connected to the input of the first stage (Fig. 4.1d). This is a self-oscillating circuit and is often used to evaluate emerging technologies to assess their viability by measuring the speed or oscillating frequency. Highperformance devices may oscillate at frequencies that are difficult to measure, and thus it is common to increase the number of stages in order to reduce the oscillating frequency. Single-stage performance is evaluated by dividing the oscillation time by the number of stages.

#### 4.2 CMOS metrics

A few more metrics are important when evaluating CMOS circuits, such as speed and power. The analysis begins by evaluating the switching event of shifting from a "1" to a "0" on the input of an inverter (Fig. 4.2a). At this switching event, the output capacitance  $C_{out}$  must discharge through the pull-down network. Ideally, a CMOS inverter should only consume energy during a switching event as illustrated in Fig. 4.2b.

The current through the pull-down network is given by

$$I_{ds}(t) = -C_{out} \frac{\delta V_{out}(t)}{\delta t}$$
(4.1)

and correspondingly

$$V_{out}(t) = V_{dd} - \frac{I_{ds}(sat)}{C_{out}}(t - t_0)$$
(4.2)



Figure 4.1: Schematics of inverter and ring oscillator operation. (a) A series connection of a pMOS and an nMOS with a common input forms an inverter. (b) A "low" input signal or a digital "0" turns the pMOS device on, whereas the nMOS is turned off. This will result in a "high" or "1" signal on the output. (c) A "high" input signal or a "1" will turn off the pMOS and turn on the nMOS device. The output will correspondingly turn into a "low" or "0". (d) An odd number of inverters form a ring oscillator. A ring oscillator is a self-oscillating circuit commonly used to benchmark emerging technologies.



**Figure 4.2:** Schematic inverter voltage and current transfer characteristics. (a) Inverter voltage transfer characteristics.  $NM_H$  and  $NM_L$  describe the high and low noise margins, respectively, and are determined at the point where the gain is -1. Ideally the noise margin should be as large as possible. (b) The solid line depicts the current transfer characteristics of an inverter. This highlights the advantage of a CMOS design because the circuit does not draw power unless a switching event occurs.

where  $t_0$  is the time of the switching event. Equations 4.1 and 4.2 are valid in a quasi-static assumption where it is assumed that the current through the transistor is constant  $I_{ds,sat}$  above  $V_{ds,sat}$  and acts like a resistor below  $V_{ds,sat}$ , which in the time domain would correspond to  $t_0 \leq t \leq t_1$ , where  $t_1$  is the time at which the transistor crosses into triode operation. At time  $t_1$ , the system can be modeled as a simple resistor–capacitor circuit, which is known to have a time constant  $\tau = R_{ch} \cdot C_{out}$  at which point the output voltage discharges as

$$V_{out}(t) = V_{out}(t_1)e^{-t/\tau}$$
 (4.3)

To evaluate the speed of the circuit, a metric commonly used is the propagation delay, denoted as  $\tau_n$  and defined as the point at which

the output voltage has been reduced by a factor of two.

$$\tau_n = \frac{C_{out} V_{dd}}{2I_{ds,sat}} \tag{4.4}$$

The key conclusion is that, to have very fast switching in a circuit, a high ON-current is necessary. If the CMOS performance is instead discussed in terms of power, a suitable starting point is the energy stored in a capacitor  $W_c = \frac{1}{2}CV_{dd}^2$ . Here, T is the time it takes for the input to switch from "0" to "1" and back again to 0 (i.e., one period) and can be used to determine the dynamic energy consumption during a switching event T/2 as

$$P_{dyn} = \frac{\Delta E}{T/2} = \alpha f C V_{dd}^2 \tag{4.5}$$

where  $\alpha$  is an activity factor. All the transistors are not always active in a circuit, which is regulated by the factor  $\alpha$ . Furthermore, the frequency of operation f is dependent on the drive current or the overdrive voltage  $V_{ov} = V_{dd} - V_t$ . This means that, to increase the speed of the circuit, either the supply voltage may be increased, which will cost more energy, or  $V_t$  may be lowered. However, lowering  $V_t$  will result in a higher *static* power dissipation because

$$P_{stat} \sim e^{-qV_t/mk_B T} V_{dd} \tag{4.6}$$

Hence there is a trade-off between speed and power that must be considered when designing a circuit. Another approach to reducing the power consumption without sacrificing the speed of the circuit would be to implement a device that is not limited by the 60 mV/decade limit of MOSFETs. One promising approach involves replacing traditional MOSFETs with TFETs and is discussed further in Chapter 5.



**Figure 4.3:** SEM and schematic images of a III-V CMOS inverter realized in a single InAs/GaSb nanowire. (a) SEM image of an InAs/GaSb nanowire. The image is taken at 30°. (b) Schematic inverter design for a single nanowire. (c) Schematic layout of a completed inverter.

#### 4.3 Lateral circuits

InAs/GaSb nanowires were grown by MOVPE from 30-nm-diameter Au aerosols deposited on an InAs(111)B substrate. AsH<sub>3</sub> and TMIn were used as precursors to grow the InAs segment at 450 °C, followed by the GaSb segment grown at 500 °C, where trimethylgallium and trimethylantimony were used as precursors. Energy-dispersive X-ray spectroscopy (XEDS) revealed that the GaSb was  $In_{0.03}Ga_{0.97}Sb$  because it was difficult to empty the Au catalyst particle of all the In from the growth of the first segment. Both segments were grown approximately 1 µm long and 55 nm and 65 nm in diameter for the InAs and GaSb segment, respectively. Inverters were fabricated as described in Section 2.2, including ground, supply, and input and output electrodes, as illustrated in Fig. 4.3 b and c.

Electrical measurements on the individual n-type segment and ptype segment reveals an asymmetry in drive current for the InAs nFET and the GaSb pFET. Long channel devices with  $L_g = 750$  nm display



Figure 4.4: Electrical characterization of an InAs/GaSb single nanowire inverter. (a) Output characteristics for the individual nFET InAs and pFET GaSb segments. (b) Inverter voltage transfer characteristics at various suppy voltages. The maximum gain is 10.5 for a supply voltage of 1 V. (c), (d) Time-resolved inverter characteristics for a square wave input signal of (c) 100 Hz and (d) 1 kHz and a supply voltage of 0.5 V.

drive currents of 58 and  $1.7 \,\mu\text{A}/\mu\text{m}$  (Fig. 4.4a), which coincidentally corresponds well to the difference between the bulk mobilities of electrons in InAs and holes in GaSb. Electrical measurements in an inverter configuration display correct inverting operation and resolve a full swing as illustrated in Fig. 4.4b. After smoothing and differentiation, the maximum gain of 10.5 is calculated at a supply voltage of 1 V. The asymmetry will limit the switching speed of the inverter because a low input should charge the capacitance on the output through the GaSb pFET. The discharge cycle will be significantly faster through the InAs nFET to the ground terminal, as illustrated in Fig. 4.4 c and d. In this device layout, the main limiting factor of the inverting frequency is attributed to the large capacitance on the output node, estimated to be 17.3 pF, rather than the drive currents alone (Equation 4.4). Integrating  $I_{supply}$ , for  $V_{supply} = 0.5$  V, over a switching event results in a power consumption of 93.6 nW.

#### 4.4 GaSb pFETs for III-V CMOS

It has been shown that the performance in InAs nanowire MOSFETs can be greatly improved by device scaling and reducing the access resistance. A similar scheme for GaSb pMOS devices may be applied in which the drive current  $I_{on}$  and the transconductance  $g_m$  may be boosted by incorporating an InAs(Sb) shell to improve the contacts to GaSb and by introducing doping to further reduce the resistance. GaSb nanowires were again grown from Au aerosols by MOVPE. In contrast to the GaSb grown for III-V CMOS application, the nanowires were grown with a GaAs stem as a base to facilitate the nucleation of the GaSb segment. The GaSb segment was doped with Zn at a molar flow ratio of Zn/Ga = 0.07 to reduce the resistance of the segment. The GaSb was followed by an InAs segment that also formed a parasitic InAs(Sb) shell surrounding the GaSb segment. The nanowires



**Figure 4.5:** Cross-sectional schematic image of an improved pFET. The advancements include an InAs(Sb) shell to lower the contact resistance, and a lightly Zn-doped GaSb channel.



**Figure 4.6:** (a)  $I_{ds}$ - $V_{ds}$  characteristics of the improved GaSb pFET,  $L_g = 200 \text{ nm.}$  (b) Transfer characteristics of the improved GaSb pFET at  $V_{ds} = 0.5 \text{ V.}$  (c) Comparison of the transconductance of the inverter pFET,  $L_g = 190 \text{ nm}$ , and the improved GaSb pFET.

| $L_g$           | Ion                       | I <sub>on</sub> bias                                 | $g_{m,max}$               | SS                  | Channel               | Ref   |
|-----------------|---------------------------|------------------------------------------------------|---------------------------|---------------------|-----------------------|-------|
|                 | $(\mu { m A}/\mu { m m})$ | conditions                                           | $(\mu { m S}/\mu { m m})$ | $(\mathrm{mV/dec})$ | material              | rtoj. |
| 200 nm          | 85                        | $V_{ds} = -0.5 \text{ V}, \ V_{gs} = -1.5 \text{ V}$ | 45                        | 880                 | GaSb                  | -     |
| 190  nm         | 10                        | $V_{ds} = -0.5 \text{ V}, \ V_{gs} = -0.5 \text{ V}$ | 13                        | 400                 | GaSb                  | III   |
| 750  nm         | 70                        | $V_{ds} = -3 \text{ V}, \ V_{gs} = -4 \text{ V}$     | 26                        | 600                 | GaSb                  | 70    |
| $5~\mu { m m}$  | 4                         | $V_{ds} = -2 \text{ V}, \ V_{gs} = -4 \text{ V}$     | -                         | 250                 | GaSb                  | 71    |
| $2.6~\mu{ m m}$ | 58                        | $V_{ds} = -1 \text{ V}, \ V_{gs} = -1 \text{ V}$     | -                         | 156                 | InGaSb                | 72    |
| 30  nm          | 582                       | $V_{ds} = -1 \text{ V}, \ V_{gs} = -1.2 \text{ V}$   | -                         | 80                  | $\operatorname{SiGe}$ | 73    |

**Table 4.1:** Benchmarking of a few figures of merit for various pFET technologies.

were transferred to a prepatterned Si chip as described in Section 2.2. To evaluate solely the GaSb core, the InAs(Sb) shell was selectively etched away in a middle section, which was later to be defined as the channel of the transistor, i.e., the ends of the GaSb segments remained covered in an InAs(Sb) shell, as illustrated in Fig. 4.5. The regions of the GaSb with a remaining InAs(Sb) shell would be defined as the source and drain regions of the transistor. The InAs(Sb) shell allows for excellent contacts because of the Fermi-level pinning in the conduction band and the narrow band gap, which results in a small Schottky barrier. Furthermore, the broken gap alignment of InAs(Sb)/GaSb provides an ohmic junction, which allows for a low access resistance to the GaSb core.<sup>69</sup> Figure 4.6a illustrates the  $I_{ds}$ - $V_{ds}$  characteristics of the improved GaSb pMOS. The contacts improved by introducing an InAs(Sb) shell combined with a lightly Zn-doped GaSb channel result in an increased maximum drive current  $I_{on} = 85 \,\mu\text{A}/\mu\text{m}$  compared with the pMOS in the inverter. The ON-resistance  $R_{on}$  of the undoped pFET, 293 k $\Omega$  or 48  $\Omega$ ·mm, was reduced by a factor of 10 to  $29 \,\mathrm{k\Omega}$  or  $5 \,\Omega$ ·mm for the improved GaSb pFET. This illustrates that there is much untapped potential in GaSb considering the improvement achieved in ON-performance by only minor modifications. Similarly, the maximum transconductance is boosted from  $13 \,\mathrm{mS/mm}$ 

to  $45 \,\mathrm{mS/mm}$  at a bias of  $0.5 \,\mathrm{V}$ . Benchmarking the improved GaSb pMOS to state-of-the-art pFETs reveals much potential in the technology (Table 4.1).

## CHAPTER 5

Tunnel devices

In this chapter, tunnel devices are explored as an alternative to traditional MOSFETs. These devices are mainly being considered for low-power applications, but recent reports indicate their promise as high-performance devices. This chapter is chiefly based on papers IV-VII.

## 5.1 Introduction to tunneling

As discussed in Chapter 1, there are two main paths to supply-voltage scaling. The first concerns the implementation of high-mobility materials, which was addressed in Chapter 3. The second approach involves steep-slope devices with SS lower than 60 mV/decade, which is the limit of conventional MOSFETs. As a result, much effort is being spent in the pursuit of TFETs, which do not suffer from the same
fundamental limit as MOSFETs that rely on the thermionic emission of carriers over a barrier. TFETs allow for SS below 60 mV/decade by filtering out electrons in the Fermi tail, which in turn would allow circuit designers to lower the supply voltage  $V_{dd}$  while maintaining a high drive current  $I_{on}$  without sacrificing  $I_{off}$  as would a conventional MOSFET as illustrated in Fig. 5.1a. A few interesting device concepts such as source-filtered MOSFETs have been reported in the literature, but they are complicated to realize experimentally.<sup>74</sup>

The tunneling through a barrier can be approximated by a triangular potential, and the tunneling probability for a uniform electric field can be calculated by the Wentzel–Kramers–Brillouin approximation<sup>75</sup>

$$T_{WKB} \approx exp\left[-2\int_{a}^{b}k(x)dx\right]$$
 (5.1)

Inserting the E-k relationship of the wave vector in a triangular barrier into Equation 5.1 and solving the equation yields

$$T_{WKB} \approx exp\left(\frac{-4\lambda\sqrt{2m^*}E_g^{3/2}}{3q\hbar(\Delta\phi + E_g)}\right)$$
(5.2)

where  $\lambda$  is the tunneling barrier width,  $m^*$  is the effective mass,  $E_g$ is the band gap,  $\hbar$  is the reduced Planck constant, and  $\Delta \phi$  is the energy windows through which tunneling can take place. For band-toband tunneling to occur, there must be states available in the channel to which carriers in the source can tunnel. For maximum tunneling probability, the barrier  $\lambda$  must be sufficiently thin so as not to hinder tunneling, i.e., the source-channel junction should be as steep as possible. Because the momentum must be conserved during tunneling, direct band gap semiconductors are preferred in tunneling devices, whereas indirect semiconductors such as Si must rely on a phononassisted tunneling process. To further maximize the tunneling current, a low  $m^*$  is desired; however,  $m^*$  is also closely related to  $E_q$ , which is directly connected to  $I_{off}$  by thermal emission. Consequently, there is a trade-off in the  $I_{on}/I_{off}$  ratio when selecting material systems for TFET applications.

TFETs operate by carriers tunneling through a potential barrier, resulting in currents that are invariably lower than in a corresponding MOSFET.<sup>76</sup> For this reason, the tunnel devices in this thesis are based on a GaSb/InAs heterojunction that forms a type II broken band alignment,<sup>77</sup> which allows for tunneling without a potential barrier, as illustrated in Fig. 5.1b. Furthermore, the heterojunction is a natural p-n junction, even without doping, and both semiconductor materials are direct band gap materials. The relatively small effective masses of electrons and holes of III-Vs is an attractive feature to exploit to achieve high drive currents in tunneling devices because the tunneling current is directly related to the carrier mass. Moreover, III-V semiconductor heterostructures may be engineered to include a wide range of band gaps and band alignments between source and channel, which is key to achieving excellent ON- and OFF-properties in TFETs.<sup>76,78-82</sup> Promising work has been undertaken on InAs/GaSb TFETs with drive currents of up to  $180 \,\mu A/\mu m$ , which are mainly attributed to the broken band gap alignment.<sup>83-85</sup> There have also been reports of TFETs in various material systems where sub-60-mV/decade slopes have been reported, but these devices suffer from low drive currents.<sup>86-89</sup> As discussed in Chapter 3, for a technology to truly be considered as a replacement for Si technology, it must be at least as good as Si in all aspects and additionally have one or more figures of merit that surpass those of Si. Preferably, the technology should also be easy to integrate directly on a Si platform to keep the manufacturing costs low.

For an ideal TFET, the OFF-state leakage current should be low, but real devices are rarely ideal and may be afflicted by a number of leakage paths.<sup>90</sup> Many devices, particularly III-V-based TFETs, suffer from defect-assisted tunneling, often due to mid-gap traps.<sup>91</sup> Further leakage paths include gate leakage through the oxide and Schottky-



Figure 5.1: (a) Schematic comparison of the transfer characteristics between a TFET and MOSFET, illustrating the advantage of a steep-slope device that can maintain a high  $I_{on}/I_{off}$  ratio when scaling the supply voltage. (b) Simulated band structure of a GaSb/InAs(Sb) heterojunction including an exponentially graded Sb composition from 0.4 to 0.1 over 10 nm at the interface and reverse biased at  $V_{ds} = 0.3 V$ .

Read-Hall generation in the heavily doped source and drain regions. For extremely scaled devices, direct tunneling will begin to dominate the leakage, and the influence of defect-assisted tunneling will also increase and be particularly severe to narrow band gap materials. Ambipolar conduction is another leakage path that may impair the OFFstate performance of a TFET and is also particularly problematic in devices with narrow band gap semiconductors.

### 5.2 Axial Esaki diodes

Although the ultimate goal is to attain TFETs that outperform Si MOSFETs, emerging technologies are often evaluated with the simpler Esaki diode first.<sup>92</sup> A typical characteristic of an Esaki diode is a

so-called negative differential resistance (NDR), which is a signature of tunneling transport and is commonly used to evaluate planar epitaxial growth. A clear NDR region at room temperature is a sign of high crystal quality and homogeneity at the tunnel junction. Paper VI reports a peak current of  $67 \,\mathrm{kA/cm^2}$  at room temperature and a maximum reverse current of  $1750 \text{ kA/cm}^2$ , which was the highest observed at the time of publication. The GaSb/InAs nanowires were grown by MOVPE, and to facilitate the growth, a short GaAs stem was first grown followed by a GaSb segment. Lastly, an InAs segment was grown on top of the GaSb, which also formed a thin parasitic InAs around the GaSb segment. To confine the transport to the axial GaSb/InAs heterojunction and avoid transport through the InAs shell, the nanowires were annealed in  $H_2$  at 490 °C. This resulted in a thinning of the nanowire at the heterojunction where the InAs shell was selectively etched away to prevent any leakage along the shell.<sup>93</sup> The nanowires were transferred to a prepatterned Si chip and processed as described in Section 2.2.

The parasitic InAs(Sb) shell was utilized to aid in the contact formation to GaSb. The excellent contact resistance was attributed to the Fermi-level pinning of InAs and the broken band gap alignment of the GaSb/InAs, which resulted in an ohmic contact behavior. In forward bias, nominally undoped Esaki diodes presented an NDR, which was found to be bias dependent. As the bias increased, the peak voltage shifted slightly in the positive direction. The shift in peak voltage is believed to originate from a trap-charging effect, with a decay time of several minutes. The long decay time indicates an effect of surface traps rather than deep traps, which are expected to have a time constant on the order of nanoseconds.<sup>94</sup> Esaki diodes with some added Zn doping to the GaSb (Zn/Ga molar flow ratio = 0.07) display no hysteresis effect of high bias and an almost constant peakto-valley current ratio for a series of bias sweeps. Simulations indicate that the introduction of Zn broadens the GaSb well and hence lifts the hole sub-band, which effectively increases the conduction-valence band overlap, leading to an increase in the tunneling current in forward bias. Temperature-dependent measurements reveal a weak dependence on the reverse current, attributed to the small change in band gap and band offset as well as the increased series resistance, mainly in the GaSb.

To attain the performance required to be competitive compared to Si, one approach includes better doping control to reduce access resistance and control threshold voltage. To understand this in greater detail, a series of GaSb/InAs nanowires were grown with varying doping profiles. In addition to nominally undoped nanowires and a low Zn doping in the GaSb (Zn/Ga = 0.07), two batches of nanowires were grown with a high Zn flow (Zn/Ga = 0.56) during the GaSb segment growth, and in the first batch, the InAs segment was nominally undoped, whereas for the second batch of nanowires. Se was introduced into the InAs segment (Se/In = 0.26). What is immediately clear in Fig. 5.2 and Table 5.1 is the influence of the heavier Zn doping on the peak and reverse currents. Furthermore, the incorporation of Se in the InAs segment provides further significant improvement. The peak voltage shifts to more positive values with increased Zn doping, and this result agrees well with the expected Fermi-level movement. Simulations of ideal GaSb/InAs diodes indicate that the reverse current should only be marginally affected by the p-side doping level, and thus the increase in reverse current is attributed to the reduction in access resistance of the device. Additionally, Esaki diodes fabricated from nanowires where the InAs is also doped display a further increase in peak and reverse current by mainly reducing the access resistance further.



**Figure 5.2:**  $I_{ds}$ - $V_{ds}$  characteristics of GaSb/InAs(Sb) Esaki diodes with various doping profiles. Simulations indicate that heavier p-doping should only have a minor effect on the reverse current (types  $A0 \rightarrow A2$ ). Instead, the increase in reverse current is attributed to the lower access resistance. The access resistance is further lowered by introducing Se into the InAs(Sb) segment (type C).

| Device type | Zn/Ga | Dop/In    | $J_{ds} 	ext{ at } V_{ds} = -0.5 	ext{ V} \ (	ext{MA/cm}^2)$ | $J_{peak} \ ({ m kA/cm^2})$ | $\begin{array}{c} \rho_{GaSb} \\ (m\Omega \cdot cm) \end{array}$ | $ \begin{array}{c} \rho_{InAs(Sb)} \\ (\mathbf{m}\Omega \cdot \mathbf{cm}) \end{array} $ |
|-------------|-------|-----------|--------------------------------------------------------------|-----------------------------|------------------------------------------------------------------|------------------------------------------------------------------------------------------|
| A0          | 0     | 0         | 0.55                                                         | 8                           | 40                                                               | 3.4                                                                                      |
| A1          | 0.07  | 0         | 1.75                                                         | 67                          | 25                                                               | -                                                                                        |
| A2          | 0.52  | 0         | 2.2                                                          | 94                          | 7.1                                                              | -                                                                                        |
| В           | 0.26  | 0.31 (Zn) | 0.16                                                         | -                           | -                                                                | 80                                                                                       |
| С           | 0.52  | 0.26~(Se) | 3.6                                                          | 420                         | 7.3                                                              | 0.67                                                                                     |

**Table 5.1:** Summary of a few figures of merit for GaSb/InAs Esaki diodes with various doping profiles.

### 5.3 Axial TFETs

Although the GaSb/InAs Esaki diodes display excellent current densities, the ultimate goal is to attain TFETs with high drive currents and steep-slopes. A TFET has more stringent device design considerations such as an additional terminal and the introduction of an oxide enabling electrostatic modulation at the tunneljunction. In favor of an efficient gate action on the heterostructure, the Se-doped Esaki diode is not suitable in a TFET application. For an n-type TFET, the InAs(Sb) segment at the heterojunction should be undoped or compensation doped to enable efficient gate action. For this reason, type A2 nanowires solely with Zn/Ga = 0.56 and with no intentional doping in the InAs segment were implemented in a TFET device design.

As a reference, devices were fabricated from GaSb/InAs nanowires where the neck formation was omitted, i.e., a continuous  $\sim 5 \text{ nm}$  InAs shell covered the entire nanowire. After the formation of a source and a drain at either end of the nanowire, a gate was formed over the axial GaSb/InAs(Sb) heterojunction. The dual channel path, one through the n-type channel in the InAs shell and one through the GaSb/InAs(Sb) heterojunction, was manifested as an ambipolar conduction through the device.<sup>69</sup> At positive gate bias, electrons accumulate in the InAs shell, enabling n-type conduction and a reduced tunneling through the heterojunction at the core. In contrast, a negative bias depletes the InAs shell from electrons, and the majority of the current is forced through the GaSb/InAs(Sb) heterojunction as illustrated in Fig. 5.3a. These devices cannot be turned off.

Devices with a constriction at the heterojunction were evaluated. Figure 5.3b illustrates the output characteristics of a device where the gate has been placed on the InAs(Sb) segment by an underlap of 35 nm to the heterojunction. The maximum ON-current is calculated at 310  $\mu$ A/ $\mu$ m, normalized to the periphery of the constriction, and at  $V_{ds} = 0.5$  V. The 35 nm underlap of the gate effectively forms



Figure 5.3: Electrical characteristics of various axial TFET device geometries and designs. (a)  $I_{ds}$ - $V_{ds}$  characteristics of an undoped device where the formation of a neck at the heterojunction has been omitted (d=65 nm). (b) Output characteristics of a device with a Zn-doped GaSb core (Zn/Ga = 0.56) and an underlapping gate by 35 nm to the heterojunction. The diameter at the constriction is 35 nm. (c) Same as (b) but with a 120 nm overlap of the gate and a diameter of 45 nm at the constriction.

an nMOSFET in series with a broken gap tunnel junction, which by default is open for conduction. This device design will suffer in the OFF-state, allowing tunneling through the heterojunction. A maximum peak current density is observed at  $J_{peak} = 240 \text{ kA/cm}^2$ , and upon closer examination of the NDR region, the peak voltage remains almost constant or moves to slightly higher  $V_{ds}$  bias. Such properties indicate that the underlapping gate still imposes some action on the heterojunction.

Figure 5.3c illustrates the  $I_{ds}$ - $V_{ds}$  characteristics of a TFET where the gate has been placed over the constriction at the axial heterojunction. These devices promote improved OFF-state characteristics because of (i) the improved electrostatics of a narrower channel, in agreement with prior work,<sup>87</sup> i.e., the constriction at the GaSb/InAs(Sb) heterojunction and (ii) the device design where the gate action is imposed on both the GaSb and InAs(Sb) segments. It is argued that, although the GaSb is heavily p-doped, some movement of the bands may still be possible; however, the gate action will mainly be imposed on the bands of InAs(Sb). As a consequence, in the ON-state, the tunneling path may be compromised as the bands of both the GaSb and the InAs(Sb) will bend downward. The movement is expected to be small for the GaSb, but it may deplete carriers near the junction. In the OFF-state, the device should turn off more efficiently than the underlapping device because here the band gap of GaSb is available to turn off the current. Figure 5.4 illustrates the more efficient turn-off mechanism of an overlapping gate electrode design compared with an underlapping design.

Intuitively an ideal gate electrode placement would be exactly at the heterojunction or possibly a very small overlap onto the GaSb segment. Figure 5.5 illustrates the data for a TFET where the gate,  $L_g = 290 \text{ nm}$ , has been placed exactly at the axial heterojunction interface (~5nm overlap) and where the gate oxide has been scaled to an equivalent oxide thickness of 1.3 nm, i.e., equivalent to a corre-



**Figure 5.4:** Comparison of the off-state characteristics of several devices with gate electrodes (a) underlapping and (b) overlapping the GaSb/InAs(Sb) heterojunction.

sponding SiO<sub>2</sub> gate oxide. The maximum ON-current is normalized at 130 µA/µm for  $V_{ds} = 300$  mV. The SS decreases from 320 mV/decade at room temperature to 17 mV/decade at 4.2 K and is similar to values reported on other III-V TFETs.<sup>91</sup> The temperature-dependent SS is believed to originate from trap-assisted tunneling from a high  $D_{it}$  at the semiconductor/high- $\kappa$  interface. An ambipolar device characteristic is also evident in Fig. 5.5 a and b that originates from band-to-band tunneling at the gate-drain junction relating to the narrow band gap of InAs(Sb). Figure 5.5c illustrates an nearly temperature-independent transconductance at  $V_{ds} = 300$  mV and indicates that temperature-dependent scattering mechanisms do not limit the ON-state of the device.

The ON-state may be improved further by drawing on knowledge from the Esaki diodes regarding doping profiles where incorporating a dopant also on the n-side of the heterojunction yields substantial improvement to the access resistance and current levels. A similar approach to a TFET structure is expected to provide similar benefits. However, the doping profile must be modified to accommodate a channel region directly at the heterojunction interface where efficient gate action is imperative to achieve the desired functionality, i.e., an undoped InAs(Sb) segment directly after the GaSb followed by a heavily n-doped segment.

A common approach to increasing the current levels and decreasing the access resistance is to increase the doping in the source and the in drain. In a TFET, there are several aspects to consider regarding source doping. A highly degenerate source will negate the source filtering operation or cold-carrier injection of a TFET. On the contrary, a lightly doped source is not desired either because of the increase in access resistance and a reduced electric field at the tunnel junction. It has been shown that heavily degenerate source doping compensates the effect of cold-carrier injection by the strong increase in electric field in the tunnel region.<sup>95</sup> The influence of source dop-

| Ref.    | Matanial austam                                | Band                       | Ion                       | SS                  |
|---------|------------------------------------------------|----------------------------|---------------------------|---------------------|
|         | Material system                                | $\operatorname{alignment}$ | $(\mu { m A}/\mu { m m})$ | $(\mathrm{mV/dec})$ |
| Paper V | GaSb/InAs(Sb)                                  | Broken                     | 310                       | 300                 |
| 84      | ${ m GaSb}/{ m InAs}$                          | Broken                     | 180                       | 200                 |
| 79      | ${ m GaAs_{0.5}Sb_{0.5}/In_{0.53}Ga_{0.47}As}$ | Staggered                  | 60                        | $\sim 200$          |
| 97      | InAs/Si                                        | Staggered                  | 2.4                       | 150                 |
| 89      | Si                                             | Homojunction               | 0.15                      | 36                  |
| 98      | $In_{0.53}Ga_{0.47}As$                         | Homojunction               | 24                        | $\sim 200$          |
| 86      | $In_{0.53}Ga_{0.47}As$                         | Homojunction               | 5                         | 58                  |

**Table 5.2:** Benchmarking of experimental TFETs with varying band alignments. The general trend points toward high drive currents for broken band qap TFETs and sub-60-mV/decade SS for homojunction TFETs.

ing on the output characteristics has also been shown to influence strongly the saturation voltage such that lower doping levels in the source are directly correlated to a delayed saturation.<sup>96</sup> Most likely, advanced band/materials engineering is required to achieve optimum performance, perhaps by introducing a heavily  $\delta$ -doped pocket in the source at the heterojunction. On the drain side, a low drain doping near the channel–drain junction may be suitable to minimize any ambipolar behavior. The general trend in TFETs is that high ONcurrents are achieved in devices with broken band gap alignments, whereas homojunctions operate below 60 mV/decade, as indicated in Table 5.2.

A higher-quality high- $\kappa$ /semiconductor interface would also improve the ON-state by reduced surface scattering as well as the OFF-state by providing improved electrostatics. A lower OFF-current may be achieved by replacing the narrow band gap InAs(Sb) on the n-side with a wider band gap semiconductor, e.g., InGaAs. It has been proposed that a device without gate-drain overlap would reduce the ambipolar behavior without affecting  $I_{on}$ .<sup>99</sup> In the OFF-state, the reduced inversion carrier concentration will also reduce the built-in electric field



**Figure 5.5:** Temperature-dependent transfer characteristics and transconductance of a device where the gate has been aligned to the heterojunction ( $\sim 5 \text{ nm}$  overlap) and with a scaled effective oxide thickness from 1.8 nm to 1.4 nm (a) Transfer characteristics at 50 mV bias from 4.2 K to room temperature in increments of approximately 50 K. The inset shows the temperature-dependent SS. (b) Temperature-dependent  $I_{ds}$ - $V_{gs}$  characteristics and (c) transconductance at 300 mV bias.

at the channel-drain junction and could be further improved by a low drain doping near the channel-drain junction. This methodology has been successfully implemented in the literature.<sup>100,101</sup>

### 5.4 Radial Esaki diodes and TFETs

There is evidently much room for improvement regarding the axial TFET device design; however, an axial device design may not be the ideal architecture for a nanowire TFET. It is clear that nanowire devices gain in drive current by scaling the cross-sectional area of the channel at a fixed supply voltage. It is also possible to maintain a

constant drive current by reducing the supply voltage while increasing the nanowire diameter. Both approaches will suffer from deteriorated electrostatics. Alternatively, the cross-sectional area of the nanowire may be kept constant, and a boost in drive current can be achieved by arranging nanowires in parallel arrays, preferably in a vertical device architecture favoring the superior gate electrostatics of a GAA design. This approach will, in the same way as the cross-sectional approach, consume valuable chip area. For this reason, the use of a core-shell nanowire where the heterojunction is engineered in the radial direction provides an attractive means of boosting the drive current without compromising either chip area or device electrostatics.

The combination of axial and radial III-V heterostructures, i.e., along and perpendicular to the main axis of the nanowire, enables the control of the current path through the nanowire without physical or electrostatic constrictions. Figure 5.6 illustrates the principle of operation of a radial nanowire TFET. Here the nanowire segments have been grown in a reverse order to the axial GaSb/InAs nanowires. InAs/GaAs/GaSb 1.3 µm / 100 nm / 1 µm segmented nanowires were grown by MOVPE with diameters of  $45-55\,\mathrm{nm}$ . Because the growth sequence began with an InAs segment and was finalized by a GaSb segment, no parasitic InAs shell was available to form a radial InAs heterojunction and electrically interconnect the top and bottom segments of the nanowire. Consequently, a  $5-15 \,\mathrm{nm} \,\mathrm{InAs(Sb)}$  shell was grown around the nanowire. Two sets of nanowires were grown with differing doping profiles in the GaSb core, one with Zn/Ga = 0.21 and another with Zn/Ga = 0.39, and thus both were significantly lower than their axial counterpart.

The design and processing of a radial device is notably more challenging than the more traditional lateral process for nanowire devices. The upper section of the InAs(Sb) must be selectively etched away to allow for contact formation directly to the GaSb core. High-precision alignment is necessary for the source and drain electrodes, formed by



**Figure 5.6:** (a) Schematic illustration of the principle of operation of a radial TFET. Carriers enter from the InAs and are blocked by the GaAs barrier and constrained into the InAs(Sb) shell. From the shell, the carrier may tunnel into the GaSb core, where they are swept out through the drain. The gate (not shown) is placed such that it covers the radial GaSb/InAs heterojunction and is mainly imposed on the radial heterojunction. (b) High-angle annular darkfield image taken by a 1 nm probe in scanning transmission electron microscopy mode of the InAs/GaAs/GaSb heterostructure and (c) a corresponding compositional line profile calculated from the XEDS spectrum image. (d-q) XEDS elemental maps recorded from the nanowire.

EBL and thermal metal evaporation, because the gap between drain and GaAs barrier should be as small as possible and, correspondingly, the source electrode should be as close to the radial tunnel junction as possible without a direct connection to the InAs(Sb) shell. Source and drain formation is followed by an EBL step and high- $\kappa$  deposited by ALD. Finally, a top gate is formed to enable efficient gate action of the radial GaSb/InAs(Sb) heterojunction. Again, the precision of the gate placement is crucial for efficient TFET operation, because the aim is a slight overlap to the GaAs barrier segment.

The design of a radial tunnel junction requires an axial heterostructure barrier segment to suppress axial leakage between the InAs and GaSb core segments, which would be substantial considering the nature of the broken gap alignment of InAs and GaSb. The GaAs barrier segment redirects the current into the InAs shell from which electrons may tunnel radially into the GaSb core, on the other side of the barrier. On the GaSb side, the InAs shell must be partially etched away to allow for contact formation directly to the GaSb core, enabling radial core-shell tunneling. At this point, some devices were evaluated as Esaki diodes, but by adding a high- $\kappa$  gate dielectric and a top gate at the radial InAs(Sb)/GaSb heterojunction, the simpler Esaki diode can be evolved into a TFET with expanded functionality.

The unique advantage of a radial device architecture is the smaller footprint than that of an axial or planar device layout. An axial or planar device will have a direct correlation between gate length and occupied chip area, whereas a radial vertical device architecture allows for a longer gate without impacting the chip area. As a demonstration of an increased current per unit chip area, two-terminal electrical data of radial GaSb/InAs Esaki diodes was evaluated. Zn-doped Esaki diodes, Zn/Ga = 0.39, displayed current densities of  $J_{peak} = 2311 \text{ kA/cm}^2$  (Fig. 5.7a). The data is normalized to the largest cross-sectional area of the nanowire, which would correspond to the occupied on-chip realestate. Normalizing the data to the active tunneling area (ATA) yields



Figure 5.7: Electrical output characteristics of forward-biased radial Esaki diodes and TFETs. (a)  $I_{ds}$ - $V_{ds}$  characteristics of two radial Esaki diodes. One has high doping in the GaSb core (Zn/Ga = 0.39) and one has a lower doping level (Zn/Ga = 0.21). The dual trace indicates two sweep directions. (b) Radial TFET with high doping in the GaSb core.  $V_{g,max} = 1 V, \Delta V_g = 0.2 V.$ 

 $J_{ATA} = 335 \,\mathrm{kA/cm^2}$ . Keeping in mind that the best axial Esaki diodes thus far were more heavily doped,  $\mathrm{Zn/Ga} = 0.56$  and  $\mathrm{Se/In} = 0.26$ , yield  $J_{peak} = 350 \,\mathrm{kA/cm^2}$  and  $J_{ATA} = 420 \,\mathrm{kA/cm^2}$ , the radial device architecture displays clear evidence of current density per unit chip area seven times higher, although at higher  $V_{peak}$ . Axial Esaki diodes where the doping of the n-side was omitted are limited at  $J_{peak} = 40 \,\mathrm{kA/cm^2}$  $(J_{ATA} = 94 \,\mathrm{kA/cm^2})$ , and therefore further improvement is expected by also introducing doping into the radial InAs(Sb) shell.

A radial device architecture implies a gate field parallel to the tunneling direction, which has been shown to improve the tunneling efficiency.<sup>84,102,103</sup> Moreover, a radial design architecture has only a single high- $\kappa$ /semiconductor interface to optimize compared with two in the axial case. In addition, the high- $\kappa$  interface is moved away from the tunneling junction, which may further improve the performance of radial TFETs as compared with their axial counterpart.<sup>104</sup>

Figure 5.7b illustrates the electrical characteristics of a radial TFET with high doping in the GaSb core (Zn/Ga = 0.39) and  $L_g = 180$  nm. The peak current density  $J_{peak} = 1211 \text{ kA/cm}^2$  ( $J_{ATA} = 258 \text{ kA/cm}^2$ ) again demonstrates the advantage over an axial GaSb/InAs TFET (Zn/Ga = 0.56) with  $J_{peak} = 77 \text{ kA/cm}^2$  ( $J_{ATA} = 240 \text{ kA/cm}^2$ ). Both the radial Esaki diodes and the radial TFETs demonstrate clear NDR regions at room temperature, which again elucidates the high crystal quality at the interface and homogeneity at the junction.

The electrical characterization of radial TFETs with lower doping in the GaSb core (Zn/Ga = 0.21) and  $L_g = 80$  nm is illustrated in Fig. 5.8a. We observe a high output conductance at high  $V_{ds}$ , indicating a transport limited by series resistance and/or a leakage path along the underside of the device, which is a flaw inherent to the  $\Omega$ -gate device design. Figure 5.8b illustrates the temperature-dependent transfer characteristics at  $V_{ds} = 50$  mV. The SS increases from 17 mV/decade at 4.2 K to 300 mV/decade at room temperature, which is similar to the axial devices. Moreover, the traces at 4.2 K and 55 K display a



**Figure 5.8:** Reverse-biased electrical characterization of radial TFETs with lower doping in the GaSb core (Zn/Ga = 0.21) and  $L_g = 80$  nm. (a)  $I_{ds}$ - $V_{ds}$  characteristics with  $V_{g,max} = 1.5$  V,  $\Delta V_g = 0.4$  V. (b) Temperaturedependent  $I_{ds}$ - $V_{gs}$  characteristics from 4.2 K to room temperature in approximately 50 K increments. The traces at 4.2 K and 55 K display a distinct change in transport mechanism compared with the remaining traces.



**Figure 5.9:** (a) Forward-biased transfer characteristics at 50 mV bias of two devices with similar InAs shell thicknesses at T = 4.2 K. The steps in the transfer characteristics are attributed to the bound states formed by the confinement in the shell. (b) Same as (a) but for device 1 at T = 59.3 K. (c), (d) Effective-mass simulations of the energy levels of (c) a 15 nm wide InAs quantum well. By scaling the InAs shell, it is possible to move the first sub-band above the valence of GaSb, allowing for a device to be normally off at 0 V bias. The shell thickness may be used as a parameter to tune the threshold voltage of the device.

categorical shift in transport mechanism compared with the traces at higher temperatures. The issue of the OFF-state characteristics is likely to be an artifact of the inherent drawback of an  $\Omega$ -gate device design that does not wrap fully around the nanowire. An additional leakage path is likely to occur through mid-gap states due to interface states at the gate dielectric interface or crystal defects. It has been demonstrated that even a single defect may deteriorate the SS and that the effect is more pronounced in TFETs than in MOSFETs.<sup>105-107</sup>

The confinement effects of a thin InAs shell offer unique properties at low temperatures, as illustrated in Fig. 5.9. The transfer characteristics at 4.2 K and 55 K display clear steps in the current at 50 mV bias. Similar characteristics have been reported in other 2D-2D tun-

neling systems.<sup>108</sup> Furthermore, the characteristics are not limited to a single device but have been observed in devices with similar shell thicknesses. This observation may be explained by two quantum-well systems connected in series. Transmission electron microscopy shows that the InAs shell surrounding the GaSb is approximately 15 nm, whereas the shell thickness is substantially thinner across the GaAs segment and strained. This will induce two differing sets of quantization levels in the connected quantum wells, where it is argued that the quantum well surrounding the GaAs has a single bound state available for transport whereas the 15-nm-thick shell enclosing the GaSb core has three bound states. Effective-mass simulations are used to determine the energy levels of the bound states as illustrated in Fig. 5.9 c and d. The gate action is assumed to impose mainly on the InAs shell surrounding the GaSb, i.e., the band bending in the GaSb core is neglected, and can be used to access the three discrete bound states. Simulations predict an energy spacing of  $E_2 - E_1 = 0.16$  eV and  $E_3 - E_2 = 0.27 \,\mathrm{eV}$ , i.e., a ratio of 1.7. Correspondingly, the gate bias must increase from -0.31 V to -0.07 V ( $V_{q,1\rightarrow 2} = 0.24$  V) to reach the second bound state. A leverage factor on the gate action imposed on the quantum well is estimated to be 1.5  $(V_{q,1\to 2}/E_{1\to 2} = 0.24/0.16)$ . The gate bias must be further increased by  $V_{q,2\rightarrow3} = 0.42$  V to access the third bound state of the 15-nm-thick InAs quantum well. The experimental ratio between the peaks,  $V_{q,2\rightarrow3}/V_{q,1\rightarrow2} = 1.75$ , is recognized to agree well with the simulated values.

It has been highlighted that the GaSb/InAs broken gap alignment is open for conduction at 0 V bias, which may not always be desirable. The method of exploiting quantization effects to move the bound states of the InAs is an elegant way to control the threshold voltage of a TFET.

## CHAPTER 6

A few last words...

Having spent a few years in academia, I would like to share a few thoughts in this final chapter.

Many of us are required to produce results for a conference deadline or are faced with the notion that a rival group may publish on our topic before we do, sometimes pressuring us into taking the easy option. The competition never sleeps, as the saying goes. Often, a quick literature study may be conducted to find a suitable theory to explain the experimental results we just plotted, in an attempt to add substance and credibility to our work. In truth, simulation environments are often highly idealized and neglect many of the practical issues of devices in the real world. I would therefore like to share some words of of my own reflections taking a step back when a model or theory, particularly someone else's, agrees well with our experimental data. It is often too easy to accept without question a model or theory if it appears to support our results, which is why I urge more self-scrutiny



**Figure 6.1:** The SS properties of a 23nm InAs MOSFET compared to a 55nm GaSb/InAs TFET with similar high- $\kappa$  deposition. The similarity indicates that we are probing not the intrinsic device properties, which should by definition be fundamentally different, but rather the high- $\kappa$  gate dielectric. There is always the possibility of pure coincidence.

among researchers. Does this model really apply to my problem? What simplifications has the theory assumed? The resources of academia are often limited and do not produce results in such quantities that they may be assumed to be statistically significant, and hence there is always a danger when drawing generalized conclusions from a small set of data.

As an example, you may remember from Chapter 5 that the SS of the axial and radial GaSb/InAs TFETs showed strong similarities. This begs the question: Are we really probing the intrinsic properties of our device? Digging through some old data, I put together Fig. 6.1. It is remarkable to compare the SS of an InAs nanowire MOSFET of another diameter to that of a GaSb/InAs nanowire TFET. The matching SS could, of course, be a coincidence, but it may also indicate that the subthreshold characteristic is mainly probing the high- $\kappa$ /III-V semiconductor interface rather than the intrinsic properties of the device.

The exceptional fit of the modeled band-structure of the InAs shell on the GaSb core, for the radial TFETs, to the steps in the transfer characteristics was difficult to accept at first but was found to be the most plausible explanation. Models usually have a myriad of parameters to tune to achieve the best fit to the data. The VS model is lighter on input parameters, but researchers may still be deceived if they lack experience and confidence in the input parameters. Because our laboratory does not have the facilities to measure the capacitance on single nanowires, the parameter extraction through VS modeling becomes uncertain as we begin to speculate about  $C_{inv}$ . Figure 6.2 illustrates the fits for two different assumed  $C_{inv}$ . Although the fitting appears to be similar, there is a large disparity in  $\mu_{app}$  and  $VS_{velocity}$ . To be able to trust the extracted values, the number of unknown parameters should be kept at a minimum, preferably not exceeding one. This often requires reference devices to measure parameters, such as long-channel mobilities.<sup>110</sup>

Although there is still much that we do not understand, some truly spectacular physics and amazing device technologies are being researched today, and I am confident that we are only just beginning our technological journey. I remain unconvinced that any one transistor technology will be the mainstream replacement for Si anytime soon, but there are a few viable candidates. I do believe that many of the technologies suffer from similar issues, although they attempt to distinguish themselves from each other as much as possible. Let us take MOSFETs vs. TFETs as an example. TFETs do indeed appear promising for low-power applications as steep-slope switches and may give the industry a few more years of leeway in continuing Moore's



Figure 6.2: VS modeling of 15-nm-diameter InAs nanowire MOSFETs.<sup>109</sup> (a) An assumed inversion capacitance of  $0.25 \,\mu F/cm^2$  results in  $\mu_{app} = 1900 \,cm^2/V \cdot s$  and  $VS_{velocity} = 3.2 \times 10^7 \,cm/s$ . (b) Corresponding modeling for an inversion capacitance of  $0.50 \,\mu F/cm^2$  results in  $\mu_{app} = 1000 \,cm^2/V \cdot s$ and  $VS_{velocity} = 1.5 \times 10^7 \,cm/s$ . This illustrates the necessity of additional measurements that can provide supporting information to validate the modeling. Because our laboratory is not equipped to measure the capacitance of single nanowires, the extracted mobilities and injection velocities must be viewed with some skepticism.

law. They are, however, still barrier-controlled devices, which means that when we shrink the gate length sufficiently far, we will have the "same" source-drain tunneling leakage as we would in a MOSFET. Maybe we need to think far outside the box when considering future transistor technologies?

As of late, the Higgs boson has gained much attention, and perhaps it would be possible to locally control the Higgs field to control the mass of the carriers. Such a transistor could effectively increase the electron mass just at the beginning of the channel, which would reduce the tunneling probability in the OFF-state of an extremely scaled transistor and lower the effective mass for the ON-state, i.e., the field manipulation would work in unison with the gate. This idea may not be possible to realize in practice, but there are several other approaches being explored for future electronics. Must a transistor operate by the motion of charge? A few examples where other physical properties are manipulated or exploited include: electron spin in spintronics,<sup>111</sup> electron wave quantum number in valleytronics,<sup>112</sup> magnetic cellular automata,<sup>113</sup> quantum computing,<sup>114</sup> and microelectromechanical systems.<sup>115</sup>

I would like to go out on a limb and state that the most valuable contribution to the field of III-V devices at the moment would be a method of managing a perfect gate dielectric on a III-V surface. This key issue would not only allow for high-performance devices but would also facilitate the analysis of many devices. Some work has demonstrated this, but the methodology is a closely guarded secret.<sup>38</sup>

In terms of MOSFETs, access resistance is a crucial parameter and must be addressed for high-performance devices. In a vertical nanowire device geometry, this means either heavily doped source and drain regions or more sophisticated methods such as controlled overgrowth. Naturally, short spacers, i.e., ungated segments, and extremely scaled gate lengths are desirable to achieve maximum performance. Despite this, there is actually more to gain by addressing the issue of parasitics in the device layout. To date, little research has been undertaken on the optimization of vertical nanowire architectures, particularly 3D circuit designs.

Regarding a full III-V CMOS technology, there are still few reports in the literature on viable solutions. N-type III-V devices have displayed excellent performance figures, whereas the p-type devices have been falling behind. Arguing in terms of bulk mobilities, there is a huge disparity between the best n-type binary III-Vs and the p-type counterparts. Technological tricks can be used when attempting to match the n-type and p-type networks, but the gap may be too large to enable the combination of binary III-Vs. There is a notion that, as the dimensions of the devices shrink, the transistors will approach to the ballistic regime where the mobility may no longer be the limiting performance metric.

Although successful high- $\kappa$  integration has been demonstrated on n-type III-Vs, the question is whether the same methodology could be applied to, for example, GaSb. It may not be absolutely necessary to fabricate the gate dielectric for both n- and p-type simultaneously, but it would be a preferred solution. Possibly, n- and p-type may be fabricated from the same III-V material system, which may facilitate the high- $\kappa$  integration.<sup>6</sup>

What about TFETs? TFETs are beginning to show impressive figures of merit and may realize the requirements for low-power devices, probably with moderate performance, but I remain doubtful as to whether TFETs are the solution to the problem of replacing the high-performance Si line. Ultimately, TFETs will suffer from the same scaling drawbacks as a MOSFET because of their principle of operation, but they may buy industry a few more golden years of Moore's law.

At a conference this summer, there were some discussions regarding which technology would be *the* next-generation replacement for Si, and the consensus appeared to be that transistors today are already extremely good but that there is a disconnect on the application front. Many fields remain uncharted with respect to transistor applications, and one comment at the conference went something like, "If we can find novel applications for the transistors we have today, we don't have to worry about transistor performance. As long as we don't tell the general public what goes into the devices, they would be none the wiser." At this time I think it is too early to decide which technology will be the winner. Only time will tell.

# APPENDIX A

### Appendix

### A.1 The Virtual-Source Model

The current in a MOSFET,  $I_{ds}$ , is given by

$$I_{ds} = W \cdot Q_n(V_{gs}, V_{ds}) \cdot \langle v(0) \rangle \tag{A.1}$$

where W is the width of the device,  $Q_n$  is the inversion layer charge, and  $\langle v(0) \rangle$  is the velocity at the beginning of the channel. After some algebraic exercise, where we input the drift velocity as  $\mu_{eff} \cdot V_{ds}/L$ , the equation for the current in the linear or triode regime, i.e.,  $V_{ds} < V_{sat}$ , results in

$$I_{ds,lin} = \frac{W}{L} \cdot \mu_{eff} \cdot C_{inv} \cdot (V_{gs} - V_t) \cdot V_{ds}$$
(A.2)

where  $\mu_{eff}$  is the effective mobility, and the inversion capacitance  $C_{inv}$ relates to the semiconductor inversion capacitance  $C_S(inv)$  and the oxide capacitance  $C_{ox}$  as

$$C_{inv} = \frac{C_{ox} \cdot C_{s,inv}}{C_{ox} + C_{s,inv}} \tag{A.3}$$

Correspondingly, the equation describing the current in the saturated regime is

$$I_{ds,sat} = W \cdot C_{inv} \cdot (V_{gs} - V_t) \cdot \upsilon_{sat}$$
(A.4)

where  $\langle v(0) \rangle$  has been replaced by the saturation velocity  $v_{sat}$ .

To transform the simplistic piecewise model into a more comprehensive model and achieve a smooth transition between the triode and saturation regions of the transistor, the VS model introduces an empirical function called the saturation function  $F_{sat}$ , which is defined as

$$F_{sat}(V_{ds}) = \frac{V_{ds}/V_{sat}}{[1 + (V_{ds}/V_{sat})^{\beta})]^{1/\beta}}$$
(A.5)

where  $\beta$  is a fitting parameter, which is usually approximately 1.8 for nFETs. The complete VS  $I_{ds}$ - $V_{ds}$  characteristics are thus given by

$$I_{ds} = W \cdot Q_n(V_{gs}, V_{ds}) \cdot F_{sat}(V_{ds}) \cdot \upsilon_{sat}$$
(A.6)

#### A.1.1 Landauer approach

To describe nanoscale devices on a more fundamental level, we may apply a Landauer–Büttiker approach to analyze the transport on the nanoscale.<sup>116</sup> The current can be described by

$$I_{ds} = \frac{2q}{h} \int T(E)M(E)(f_s - f_d)dE$$
(A.7)

where q is the elementary charge, h is Planck's constant, T(E) is the transmission, M(E) is the number of conducting modes, and  $f_s$  and

 $f_d$  are the equilibrium Fermi distributions at the source and drain reservoirs, respectively. The number of modes is given by  $M(E) = g_v W \frac{\sqrt{2m^*(E-E_c)}}{\pi\hbar}$ . We begin by evaluating the current at the beginning of the channel and under low  $V_{ds}$  bias. If we also assume ballistic transport and Maxwell–Boltzmann statistics, we may apply a Taylor expansion series to the Fermi distributions and write the current as

$$I_{ds,lin} = \frac{2q^2}{h} \left( \int_{E_c}^{\infty} g_v W \frac{\sqrt{2m^*(E-E_c)}}{\pi\hbar} \frac{f_0}{k_B T} dE \right) V_{ds}$$
(A.8)

which after integration turns into

$$I_{ds,lin} = WQ(V_{gs}, V_{ds}) \frac{\upsilon_T}{2(k_B T/q)} V_{ds}$$
(A.9)

where  $v_T$  is the unidirectional thermal velocity

$$\upsilon_T = \sqrt{\frac{2k_B T}{\pi m^*}} \frac{\mathcal{F}_{-1/2}(\eta_F)}{\mathcal{F}_0(\eta_F)}.$$
 (A.10)

where  $\mathcal{F}$  are Fermi-Dirac integrals. Corresponding calculations for high  $V_{ds}$  yield

$$I_{ds,sat} = WQ(V_{gs}, V_{ds})\upsilon_T \tag{A.11}$$

The above derivations were performed under the assumption of ballistic transport; however, Si MOSFETs usually operate at approximately 50% of the ballistic limit whereas III-V MOSFETs operate close to the ballistic limit. This is addressed by a simple fractional expression that relates the transmission coefficient to the mean free path and the length of the device. These resulting equations from the VS model are in fact similar to the traditional drift-diffusion equations with a few minor modifications such as the introduction of a so-called ballistic mobility.<sup>117</sup> To more clearly see the similarity between the equations produced by the Landauer approach and the traditional equations, a few more steps are required. If we relate the mobility and mean free path  $\lambda$  to the diffusion coefficient by the Einstein relation, we may write

$$\mu_{eff} = \frac{\upsilon_T \lambda}{2k_B T/q} \tag{A.12}$$

If we insert Equation A.12 into Equation A.9, we obtain

$$I_{ds,lin} = \frac{W}{L} \mu_{app} Q(V_{gs}, V_{ds}) V_{ds}$$
(A.13)

and Matthiessen's rule gives the apparent mobility  $\mu_{app}$  as

$$\frac{1}{\mu_{app}} = \frac{1}{\mu_{eff}} + \frac{1}{\mu_B}$$
 (A.14)

The apparent mobility  $\mu_{app}$ , also known as the measured mobility of a short-channel MOSFET, will be limited by the effective mobility  $\mu_{eff}$  or the ballistic mobility  $\mu_B$ , depending on which is lower. The effective mobility  $\mu_{eff}$  is the average mobility in the inversion layer and is generally lower than the bulk mobility  $\mu_n$  because of effects such as scattering from surface roughness. In an extremely scaled device, the ballistic mobility begins to influence the apparent mobility. The ballistic mobility is given by

$$\mu_B = \frac{\upsilon_T L}{2k_B T/q} \frac{\mathcal{F}_{-1/2}(\eta_F)}{\mathcal{F}_0(\eta_F)}.$$
(A.15)

Assuming Maxwell–Boltzmann statistics, the ballistic mobility is linearly dependent on the channel length. Comparing Equation A.13 to the more traditional Equation A.2, we note a striking resemblance and can conclude that the Landauer approach yields the same type of equations describing the current through a barrier-controlled device. Finally, in saturation, if we replace the transmission coefficient with an injection velocity  $v_{inj}$ , we may write the current as

$$I_{ds,sat} = WQ(V_{gs}, V_{ds})\upsilon_{inj} \tag{A.16}$$

where the injection velocity is a reciprocal addition of  $v_T$  and the average velocity at which electrons diffuse across the bottleneck region at the top of the barrier at high  $V_{ds}$ . Again, the slowest mechanism will limit the entire transport.

### A.2 Tunneling probability

The tunneling through a barrier from the conduction band, at position a, to the valence band, at position b, can be approximated by a triangular potential and the tunneling probability for a uniform electric field can be calculated using the Wentzel-Kramers-Brillouin approximation

$$T_{WKB} \approx exp\left[-2\int_{a}^{b}|k(x)|\,dx\right]$$
 (A.17)

Assuming a triangular potential barrier illustrated in Fig. A.1, the wave vector k(x) can be written as

$$k(x) = \sqrt{\frac{2m^*}{\hbar^2}(V-E)} = \sqrt{\frac{2m^*}{\hbar^2}\left(\frac{E_g}{2} - q\mathcal{E}x\right)}$$
(A.18)

Inserting the *E*-*k* relationship of the wave vector in a triangular barrier into equation A.17 and solving the equation with the boundary condition  $V - E = E_g$  (x = a) and V - E = 0 (x = b) yields

$$T_{WKB} \approx exp\left(\frac{-4\lambda\sqrt{2m^*}E_g^{3/2}}{3q\hbar(\Delta\phi + E_g)}\right)$$
 (A.19)



Figure A.1: A triangular barrier approximation

where  $\Delta \phi$  is the energy window over which tunneling can occur and  $\lambda$  is the tunneling barrier width.

The triangular barrier is a simplified description of the tunneling barrier. Instead, a parabolic barrier is better suited to describe the wave vector inside the barrier i.e.<sup>75,118</sup>

$$k(x) = \sqrt{\frac{2m^*}{\hbar^2} \frac{\left(\frac{E_g}{2}\right)^2 - E_0^2}{E_g}} = k(x) = \sqrt{\frac{2m^*}{\hbar^2} \frac{\left(\frac{E_g}{2}\right)^2 - (q\mathcal{E}x)^2}{E_g}} \quad (A.20)$$

which inserted into equation A.17 yields

$$T_{WKB} \approx exp \left[ -2 \int_{a}^{b} \sqrt{\frac{2m^{*}}{\hbar^{2}} \left(\frac{\frac{E_{g}^{2}}{4} - q^{2}\mathcal{E}^{2}x^{2}}{E_{g}}\right)} dx \right]$$
$$= exp \left[ -\frac{\sqrt{m^{*}}E_{g}^{3/2}}{2\sqrt{2}q\hbar\mathcal{E}} \int_{-1}^{1} (\sqrt{1 - y^{2}})dy \right]_{y \equiv 2q\mathcal{E}x/E_{g}}$$
$$= exp \left( -\frac{\sqrt{m^{*}}\pi E_{g}^{3/2}}{2\sqrt{2}q\hbar\mathcal{E}} \right)$$
(A.21)

Comparing the resulting equation for the tunneling probability through a parabolic barrier to a triangular barrier, the equations are similar with the exception of an offset in the numerical constants in the exponential expression by approximately a factor of 0.6. Hence the general conclusions drawn from the simpler triangular barrier in chapter 5 are still valid.
## Bibliography

- D. Frank, "Power-constrained CMOS scaling limits," *IBM Jour*nal of Research and Development, vol. 46, no. 2.3, pp. 235–244, 2002.
- [2] E. Pop, "Energy dissipation and transport in nanoscale devices," Nano Research, vol. 3, no. 3, pp. 147–169, 2010.
- [3] D. Frank, "Power-constrained device and technology design for the end of scaling," *IEEE International Electron Devices Meeting* (*IEDM*), pp. 643–646, 2002.
- [4] G. Dewey, R. Kotlyar, R. Pillarisetty, M. Radosavljevic, T. Rakshit, H. Then, and R. Chau, "Logic performance evaluation and transport physics of Schottky-gate III-V compound semiconductor quantum well field effect transistors for power supply voltages (V<sub>CC</sub>) ranging from 0.5 V to 1.0 V," *IEEE International Electron Devices Meeting (IEDM)*, pp. 1–4, 2009.

- [5] "Ioffe Physico-Technical Institute, Semiconductors on NSM," http://www.ioffe.rssi.ru/SVA/NSM/Semicond/, Accessed: 2013-08-10.
- [6] Z. Yuan, A. Nainani, A. Kumar, X. Guan, B. Bennett, J. B. Boos, M. Ancona, and K. Saraswat, "InGaSb: Single channel solution for realizing III-V CMOS," Symposium on VLSI Technology (VLSIT), pp. 185–186, 2012.
- [7] D.-H. Kim and J. del Alamo, "30-nm InAs PHEMTs With  $f_T = 644$ GHz and  $f_{\text{max}} = 681$ GHz," *Electron Device Letters, IEEE*, vol. 31, no. 8, pp. 806–808, 2010.
- [8] M. Yazawa, M. Koguchi, and K. Hiruma, "Heteroepitaxial ultrafine wire-like growth of InAs on GaAs substrates," *Applied Physics Letters*, vol. 58, no. 10, pp. 1080–1082, 1991.
- F. M. Ross, "Nanowires: Bringing order to twin-plane defects," Nature Nanotechnology, vol. 4, no. 1, pp. 17–18, 2009.
- [10] P. Caroff, J. B. Wagner, K. A. Dick, H. A. Nilsson, M. Jeppsson, K. Deppert, L. Samuelson, L. R. Wallenberg, and L.-E. Wernersson, "High-Quality InAs/InSb Nanowire Heterostructures Grown by Metal-Organic Vapor-Phase Epitaxy," *Small*, vol. 4, no. 7, 2008.
- [11] M. T. Björk, B. J. Ohlsson, T. Sass, A. I. Persson, C. Thelander, M. H. Magnusson, K. Deppert, L. R. Wallenberg, and L. Samuelson, "One-dimensional Steeplechase for Electrons Realized," *Nano Letters*, vol. 2, no. 2, pp. 87–89, 2002.
- [12] E. Gnani, S. Reggiani, M. Rudan, and G. Baccarani, "On the Electrostatics of Double-Gate and Cylindrical Nanowire MOS-FETs," *Journal of Computational Electronics*, vol. 4, no. 1-2, pp. 71-74, 2005.

- [13] L.-E. Wernersson, C. Thelander, E. Lind, and L. Samuelson, "III-V Nanowires: Extending a Narrowing Road," *Proceedings* of the IEEE, vol. 98, no. 12, pp. 2047–2060, 2010.
- [14] C. Thelander, L. FrobergFroberg, C. Rehnstedt, L. Samuelson, and L.-E. Wernersson, "Vertical Enhancement-Mode InAs Nanowire Field-Effect Transistor With 50-nm Wrap Gate," *Electron Device Letters*, *IEEE*, vol. 29, no. 3, pp. 206–208, 2008.
- [15] T. Bryllert, L. Samuelson, L. Jensen, and L.-E. Wernersson, "Vertical high mobility wrap-gated inas nanowire transistor," 63rd Device Research Conference Digest (DRC), vol. 1, pp. 157– 158, 2005.
- [16] C. Thelander, C. Rehnstedt, L. Froberg, E. Lind, T. Martensson, P. Caroff, T. Lowgren, B. Ohlsson, L. Samuelson, and L.-E. Wernersson, "Development of a Vertical Wrap-Gated InAs FET," *IEEE Transactions on Electron Devices*, vol. 55, no. 11, pp. 3030–3036, 2008.
- [17] H. Nilsson, M. T. Deng, P. Caroff, C. Thelander, L. Samuelson, L.-E. Wernersson, and H. Xu, "Insb nanowire field-effect transistors and quantum-dot devices," *Selected Topics in Quantum Electronics, IEEE Journal of*, vol. 17, no. 4, pp. 907–914, 2011.
- [18] H. A. Nilsson, O. Karlström, M. Larsson, P. Caroff, J. N. Pedersen, L. Samuelson, A. Wacker, L.-E. Wernersson, and H. Q. Xu, "Correlation-Induced Conductance Suppression at Level Degeneracy in a Quantum Dot," *Phys. Rev. Lett.*, vol. 104, p. 186804, 2010.
- [19] H. A. Nilsson, T. Duty, S. Abay, C. Wilson, J. B. Wagner, C. Thelander, P. Delsing, and L. Samuelson, "A Radio Frequency"

Single-Electron Transistor Based on an InAs/InP Heterostructure Nanowire," *Nano Letters*, vol. 8, no. 3, pp. 872–875, 2008.

- [20] E. Lind, M. Persson, Y.-M. Niquet, and L.-E. Wernersson, "Band Structure Effects on the Scaling Properties of [111] InAs Nanowire MOSFETs," *IEEE Transactions on Electron Devices*, vol. 56, no. 2, pp. 201–205, 2009.
- [21] K. Hillerich, M. E. Messing, L. R. Wallenberg, K. Deppert, and K. A. Dick, "Epitaxial InP nanowire growth from Cu seed particles," *Journal of Crystal Growth*, vol. 315, no. 1, pp. 134–137, 2011.
- [22] S. Roddaro, P. Caroff, G. Biasiol, F. Rossi, C. Bocchi, K. Nilsson, L. Fröberg, J. B. Wagner, L. Samuelson, L.-E. Wernersson, and L. Sorba, "Growth of vertical InAs nanowires on heterostructured substrates," *Nanotechnology*, vol. 20, no. 28, p. 285303, 2009.
- [23] J.-P. Ahl, H. Behmenburg, C. Giesen, I. Regolin, W. Prost, F. J. Tegude, G. Z. Radnoczi, B. PÃIcz, H. Kalisch, R. H. Jansen, and M. Heuken, "Gold catalyst initiated growth of GaN nanowires by MOCVD," *Physica Status Solidi* (c), vol. 8, no. 7-8, 2011.
- [24] N. Wang, Y. Cai, and R. Zhang, "Growth of nanowires," Materials Science and Engineering: R: Reports, vol. 60, no. 1-6, pp. 1-51, 2008.
- [25] T. Mårtensson, J. Wagner, E. Hilner, A. Mikkelsen, C. Thelander, J. Stangl, B. Ohlsson, A. Gustafsson, E. Lundgren, L. Samuelson, and W. Seifert, "Epitaxial Growth of Indium Arsenide Nanowires on Silicon Using Nucleation Templates Formed by Self-Assembled Organic Coatings," *Advanced Materials*, vol. 19, no. 14, pp. 1801–1806, 2007.

- [26] K. Tomioka, J. Motohisa, S. Hara, and T. Fukui, "Control of InAs Nanowire Growth Directions on Si," *Nano Letters*, vol. 8, no. 10, pp. 3475–3480, 2008.
- [27] K. Tomioka, M. Yoshimura, and T. Fukui, "A III-V nanowire channel on silicon for high-performance vertical transistors," *Nature*, vol. 488, no. 7410, pp. 189–192, 2012.
- [28] C. Thelander, K. A. Dick, M. T. Borgström, L. E. Fröberg, P. Caroff, H. A. Nilsson, and L. Samuelson, "The electrical and structural properties of n-type InAs nanowires grown from metal-organic precursors," *Nanotechnology*, vol. 21, no. 20, p. 205703, 2010.
- [29] M. T. Björk, B. J. Ohlsson, T. Sass, A. I. Persson, C. Thelander, M. H. Magnusson, K. Deppert, L. R. Wallenberg, and L. Samuelson, "One-dimensional Steeplechase for Electrons Realized," *Nano Letters*, vol. 2, no. 2, pp. 87–89, 2002.
- [30] M. W. Larsson, J. B. Wagner, M. Wallin, P. Håkansson, L. E. Fröberg, L. Samuelson, and L. R. Wallenberg, "Strain mapping in free-standing heterostructured wurtzite InAs/InP nanowires," *Nanotechnology*, vol. 18, no. 1, p. 015504, 2007.
- [31] R. Timm, M. Hjort, A. Fian, C. Thelander, E. Lind, J. Andersen, L.-E. Wernersson, and A. Mikkelsen, "Interface composition of atomic layer deposited HfO<sub>2</sub> and Al<sub>2</sub>O<sub>3</sub> thin films on InAs studied by X-ray photoemission spectroscopy," *Microelectronic Engineering*, vol. 88, no. 7, pp. 1091–1094, 2011.
- [32] M. Milojevic, F. S. Aguirre-Tostado, C. L. Hinkle, H. C. Kim, E. M. Vogel, J. Kim, and R. M. Wallace, "Half-cycle atomic layer deposition reaction studies of Al<sub>2</sub>O<sub>3</sub> on In<sub>0.2</sub>Ga<sub>0.8</sub>As (100)

surfaces," Applied Physics Letters, vol. 93, no. 20, p. 202902, 2008.

- [33] M. J. Biercuk, D. J. Monsma, C. M. Marcus, J. S. Becker, and R. G. Gordon, "Low-temperature atomic-layer-deposition liftoff method for microelectronic and nanoelectronic applications," *Applied Physics Letters*, vol. 83, no. 12, pp. 2405–2407, 2003.
- [34] C. Dupre, A. Hubert, S. Becu, M. Jublot, V. Maffini-Alvaro, C. Vizioz, F. Aussenac, C. Arvet, S. Barnola, J.-M. Hartmann, G. Garnier, F. Allain, J. P. Colonna, M. Rivoire, L. Baud, S. Pauliac, V. Loup, T. Chevolleau, P. Rivallin, B. Guillaumot, G. Ghibaudo, O. Faynot, T. Ernst, and S. Deleonibus, "15nm-diameter 3D stacked nanowires with independent gates operation: φFET," *IEEE International Electron Devices Meeting (IEDM)*, pp. 1–4, 2008.
- [35] H. Lee, L. eun Yu, S.-W. Ryu, J.-W. Han, K. Jeon, D.-Y. Jang, K.-H. Kim, J. Lee, J.-H. Kim, S. C. Jeon, G. S. Lee, J.-S. Oh, Y. C. Park, W.-H. Bae, H. M. Lee, J.-M. Yang, J. J. Yoo, S. I. Kim, and Y.-K. Choi, "Sub-5nm All-Around Gate FinFET for Ultimate Scaling," *Symposium on VLSI Technology (VLSIT)*, pp. 58–59, 2006.
- [36] N. Singh, A. Agarwal, L. Bera, T. Y. Liow, R. Yang, S. Rustagi, C. H. Tung, R. Kumar, G.-Q. Lo, N. Balasubramanian, and D. L. Kwong, "High-performance fully depleted silicon nanowire (diameter < 5 nm) gate-all-around CMOS devices," *Electron Device Letters, IEEE*, vol. 27, no. 5, pp. 383–386, 2006.
- [37] D.-H. Kim, B. Brar, and J. A. del Alamo, " $f_T = 688$  GHz and  $f_{max} = 800$  GHz in  $L_g = 40$  nm In<sub>0.7</sub>Ga<sub>0.3</sub>As MHEMTs with  $g_{m,max}=2.7$  mS/ $\mu$ m," *IEEE International Electron Devices Meeting (IEDM)*, pp. 13.6.1–13.6.4, 2011.

- [38] M. Radosavljevic, B. Chu-Kung, S. Corcoran, G. Dewey, M. K. Hudait, J. M. Fastenau, J. Kavalieros, W. K. Liu, D. Lubyshev, M. Metz, K. Millard, N. Mukherjee, W. Rachmady, U. Shah, and R. Chau, "Advanced high-K gate dielectric for high-performance short-channel In<sub>0.7</sub>Ga<sub>0.3</sub>As quantum well field effect transistors on silicon substrate for low power logic applications," *IEEE International Electron Devices Meeting (IEDM)*, pp. 1–4, 2009.
- [39] M. Egard, L. Ohlsson, M. Arlelid, K. M. Persson, B. M. Borg, F. Lenrick, R. Wallenberg, E. Lind, and L. E. Wernersson, "High-Frequency Performance of Self-Aligned Gate-Last Surface Channel In<sub>0.53</sub>Ga<sub>0.47</sub>As MOSFET," *Electron Device Letters*, *IEEE*, vol. 33, no. 3, pp. 369–371, 2012.
- [40] J. A. del Alamo, "Nanometre-scale electronics with III-V compound semiconductors," *Nature*, vol. 479, no. 7373, pp. 317–323, 2011.
- [41] H. Ko, K. Takei, R. Kapadia, S. Chuang, H. Fang, P. W. Leu, K. Ganapathi, E. Plis, H. S. Kim, S.-Y. Chen, M. Madsen, A. C. Ford, Y.-L. Chueh, S. Krishna, S. Salahuddin, and A. Javey, "Ultrathin compound semiconductor on insulator layers for highperformance nanoscale transistors," *Nature*, vol. 468, no. 7321, pp. 286–289, 2010.
- [42] K. Kuhn, U. Avci, A. Cappellani, M. Giles, M. Haverty, S. Kim, R. Kotlyar, S. Manipatruni, D. Nikonov, C. Pawashe, M. Radosavljevic, R. Rios, S. Shankar, R. Vedula, R. Chau, and I. Young, "The ultimate CMOS device and beyond," *IEEE International Electron Devices Meeting (IEDM)*, pp. 8.1.1–8.1.4, 2012.
- [43] C.-H. Jan, U. Bhattacharya, R. Brain, S.-J. Choi, G. Curello, G. Gupta, W. Hafez, M. Jang, M. Kang, K. Komeyli, T. Leo,

N. Nidhi, L. Pan, J. Park, K. Phoa, A. Rahman, C. Staus, H. Tashiro, C. Tsai, P. Vandervoorn, L. Yang, J.-Y. Yeh, and P. Bai, "A 22nm SoC platform technology featuring 3-D trigate and high-k/metal gate, optimized for ultra low power, high performance and high density SoC applications," *IEEE International Electron Devices Meeting (IEDM)*, pp. 3.1.1–3.1.4, 2012.

- [44] S. Sze, Semiconductor Devices Physics and Technology. Wiley, 2002.
- [45] A. Khakifirooz, O. Nayfeh, and D. Antoniadis, "A Simple Semiempirical Short-Channel MOSFET Current-Voltage Model Continuous Across All Regions of Operation and Employing Only Physical Parameters," *IEEE Transactions on Electron De*vices, vol. 56, no. 8, pp. 1674–1680, 2009.
- [46] L. Wei, O. Mysore, and D. Antoniadis, "Virtual-Source-Based Self-Consistent Current and Charge FET Models: From Ballistic to Drift-Diffusion Velocity-Saturation Operation," *IEEE Transactions on Electron Devices*, vol. 59, no. 5, pp. 1263–1271, 2012.
- [47] D. Frank, S. Laux, and M. Fischetti, "Monte Carlo simulation of a 30 nm dual-gate MOSFET: How short can Si go?" *IEEE International Electron Devices Meeting (IEDM)*, pp. 553–556, 1992.
- [48] M. Lundstrom and Z. Ren, "Essential physics of carrier transport in nanoscale MOSFETs," *IEEE Transactions on Electron Devices*, vol. 49, no. 1, pp. 133–141, 2002.
- [49] D. H. Kim, J. del Alamo, D. Antoniadis, and B. Brar, "Extraction of virtual-source injection velocity in sub-100 nm III-V

HFETs," *IEEE International Electron Devices Meeting (IEDM)*, pp. 1–4, 2009.

- [50] R. Chau, S. Datta, M. Doczy, B. Doyle, B. Jin, J. Kavalieros, A. Majumdar, M. Metz, and M. Radosavljevic, "Benchmarking nanotechnology for high-performance and low-power logic transistor applications," *IEEE Transactions on Nanotechnology*, vol. 4, no. 2, pp. 153–158, 2005.
- [51] W. Liu, Fundamentals of III-V Devices. John Wiley & Sons, 1999.
- [52] R. Dennard, F. Gaensslen, V. Rideout, E. Bassous, and A. LeBlanc, "Design of ion-implanted MOSFET's with very small physical dimensions," *Journal of Solid-State Circuits*, vol. 9, no. 5, pp. 256–268, 1974.
- [53] S. Lee, B. Jagannathan, S. Narasimha, A. Chou, N. Zamdmer, J. Johnson, R. Williams, L. Wagner, J. Kim, J. O. Plouchart, J. Pekarik, S. Springer, and G. Freeman, "Record RF performance of 45-nm SOI CMOS Technology," *IEEE International Electron Devices Meeting*, pp. 255–258, 2007.
- [54] K. Jansson, E. Lind, and L.-E. Wernersson, "Performance Evaluation of III-V Nanowire Transistors," *IEEE Transactions on Electron Devices*, vol. 59, no. 9, pp. 2375–2382, 2012.
- [55] B. Yu, L. (Dennis) Wang, Y. Yuan, P. Asbeck, and Y. Taur, "Scaling of Nanowire Transistors," *IEEE Transactions on Elec*tron Devices, vol. 55, no. 11, pp. 2846–2858, 2008.
- [56] C. Auth and J. D. Plummer, "Scaling theory for cylindrical, fully-depleted, surrounding-gate MOSFET's," *Electron Device Letters, IEEE*, vol. 18, no. 2, pp. 74–76, 1997.

- [57] A. C. Ford, J. C. Ho, Y.-L. Chueh, Y.-C. Tseng, Z. Fan, J. Guo, J. Bokor, and A. Javey, "Diameter-Dependent Electron Mobility of InAs Nanowires," *Nano Letters*, vol. 9, no. 1, pp. 360–365, 2009.
- [58] D. B. Suyatin, C. Thelander, M. T. Björk, I. Maximov, and L. Samuelson, "Sulfur passivation for ohmic contact formation to InAs nanowires," *Nanotechnology*, vol. 18, no. 10, p. 105307, 2007.
- [59] J. Wu, E. Lind, R. Timm, M. Hjort, A. Mikkelsen, and L.-E. Wernersson, "Al<sub>2</sub>O<sub>3</sub>/InAs metal-oxide-semiconductor capacitors on (100) and (111)B substrates," *Applied Physics Letters*, vol. 100, no. 13, p. 132905, 2012.
- [60] J. J. Gu, A. T. Neal, and P. D. Ye, "Effects of (NH<sub>4</sub>)<sub>2</sub>S passivation on the off-state performance of 3-dimensional In-GaAs metal-oxide-semiconductor field-effect transistors," Applied Physics Letters, vol. 99, no. 15, p. 152113, 2011.
- [61] X. Jiang, Q. Xiong, S. Nam, F. Qian, Y. Li, and C. M. Lieber, "InAs/InP Radial Nanowire Heterostructures as High Electron Mobility Devices," *Nano Letters*, vol. 7, no. 10, pp. 3214–3218, 2007.
- [62] K. Takei, S. Chuang, H. Fang, R. Kapadia, C.-H. Liu, J. Nah, H. S. Kim, E. Plis, S. Krishna, Y.-L. Chueh, and A. Javey, "Benchmarking the performance of ultrathin body InAs-oninsulator transistors as a function of body thickness," *Applied Physics Letters*, vol. 99, no. 10, p. 103507, 2011.
- [63] A. Majumdar, S. Bangsaruntip, G. Cohen, L. Gignac, M. Guillorn, M. Frank, J. Sleight, and D. Antoniadis, "Roomtemperature carrier transport in high-performance short-channel

Silicon nanowire MOSFETs," *IEEE International Electron De*vices Meeting (*IEDM*), pp. 8.3.1–8.3.4, 2012.

- [64] K. Takei, M. Madsen, H. Fang, R. Kapadia, S. Chuang, H. S. Kim, C.-H. Liu, E. Plis, J. Nah, S. Krishna, Y.-L. Chueh, J. Guo, and A. Javey, "Nanoscale InGaSb Heterostructure Membranes on Si Substrates for High Hole Mobility Transistors," *Nano Letters*, vol. 12, no. 4, pp. 2060–2066, 2012.
- [65] J. Nah, H. Fang, C. Wang, K. Takei, M. H. Lee, E. Plis, S. Krishna, and A. Javey, "III-V Complementary Metal-Oxide Semiconductor Electronics on Silicon Substrates," *Nano Letters*, vol. 12, no. 7, pp. 3592–3595, 2012.
- [66] H. Ko, K. Takei, R. Kapadia, S. Chuang, P. W. Fang, Hui amd Leu, K. Ganapathi, E. Plis, H. S. Kim, S.-Y. Chen, M. Madsen, A. C. Ford, Y.-L. Chueh, S. Krishna, S. Salahuddin, and A. Javey, "Ultrathin compound semiconductor on insulator layers for high-performance nanoscale transistors," *Nature*, vol. 468, no. 7321, p. 286Ű289, 2010.
- [67] P. Caroff, M. E. Messing, B. M. Borg, K. A. Dick, K. Deppert, and L.-E. Wernersson, "InSb heterostructure nanowires: MOVPE growth under extreme lattice mismatch," *Nanotechnology*, vol. 20, no. 49, p. 495606, 2009.
- [68] S. Johansson, M. Egard, S. Ghalamestani, B. Borg, M. Berg, L. E. Wernersson, and E. Lind, "RF Characterization of Vertical InAs Nanowire Wrap-Gate Transistors Integrated on Si Substrates," *IEEE Transactions on Microwave Theory and Techniques*, vol. 59, no. 10, pp. 2733–2738, 2011.
- [69] B. Ganjipour, M. Ek, B. M. Borg, K. A. Dick, M.-E. Pistol, L.-E. Wernersson, and C. Thelander, "Carrier control and trans-

port modulation in GaSb/InAsSb core/shell nanowires," *Applied Physics Letters*, vol. 101, no. 10, p. 103501, 2012.

- [70] M. Xu, R. Wang, and P. Ye, "GaSb Inversion-Mode PMOSFETs With Atomic-Layer-Deposited Al<sub>2</sub>O<sub>3</sub> as Gate Dielectric," *Elec*tron Device Letters, IEEE, vol. 32, no. 7, pp. 883–885, 2011.
- [71] A. Nainani, T. Irisawa, Z. Yuan, B. Bennett, J. Boos, Y. Nishi, and K. Saraswat, "Optimization of the Al<sub>2</sub>O<sub>3</sub>/GaSb Interface and a High-Mobility GaSb pMOSFET," *IEEE Transactions on Electron Devices*, vol. 58, no. 10, pp. 3407–3415, 2011.
- [72] J. Nah, H. Fang, C. Wang, K. Takei, M. H. Lee, E. Plis, S. Krishna, and A. Javey, "III-V Complementary Metal-Oxide-Semiconductor Electronics on Silicon Substrates," *Nano Letters*, vol. 12, no. 7, pp. 3592–3595, 2012.
- [73] G. Hellings, L. Witters, R. Krom, J. Mitard, A. Hikavyy, R. Loo, A. Schulze, G. Eneman, C. Kerner, J. Franco, T. Chiarella, S. Takeoka, J. Tseng, W. e Wang, W. Vandervorst, P. Absil, S. Biesemans, M. Heyns, K. De Meyer, M. Meuris, and T. Hoffmann, "Implant-Free SiGe Quantum Well pFET: A novel, highly scalable and low thermal budget device, featuring raised source/drain and high-mobility channel," *IEEE International Electron Devices Meeting (IEDM)*, pp. 10.4.1–10.4.4, 2010.
- [74] K.-T. Lam, Y.-C. Yeo, and G. Liang, "Performance comparison of III-V MOSFETs with source filter for electron energy," *IEEE International Electron Devices Meeting (IEDM)*, pp. 17.6.1– 17.6.4, 2012.
- [75] S. Sze, Physics of semiconductor devices. John Wiley & Sons, Inc, 1981.

- [76] A. M. Ionescu and H. Riel, "Tunnel field-effect transistors as energy-efficient electronic switches," *Nature*, vol. 479, no. 7373, pp. 329–337, 2011.
- [77] B. M. Borg and L.-E. Wernersson, "Synthesis and properties of antimonide nanowires," *Nanotechnology*, vol. 24, no. 20, p. 202001, 2013.
- [78] J. Appenzeller, Y.-M. Lin, J. Knoch, and P. Avouris, "Band-to-Band Tunneling in Carbon Nanotube Field-Effect Transistors," *Phys. Rev. Lett.*, vol. 93, p. 196805, 2004.
- [79] D. Mohata, R. Bijesh, S. Mujumdar, C. Eaton, R. Engel-Herbert, T. Mayer, V. Narayanan, J. Fastenau, D. Loubychev, A. K. Liu, and S. Datta, "Demonstration of MOSFET-like oncurrent performance in arsenide/antimonide tunnel FETs with staggered hetero-junctions for 300mV logic applications," *IEEE International Electron Devices Meeting (IEDM)*, pp. 33.5.1– 33.5.4, 2011.
- [80] H. Zhao, Y. Chen, Y. Wang, F. Zhou, F. Xue, and J. Lee, "In-GaAs Tunneling Field-Effect-Transistors With Atomic-Layer-Deposited Gate Oxides," *IEEE Transactions on Electron Devices*, vol. 58, no. 9, pp. 2990–2995, 2011.
- [81] Y. Zhu, N. Jain, D. K. Mohata, S. Datta, D. Lubyshev, J. M. Fastenau, A. K. Liu, and M. K. Hudait, "Structural properties and band offset determination of p-channel mixed As/Sb type-II staggered gap tunnel field-effect transistor structure," *Applied Physics Letters*, vol. 101, no. 11, p. 112106, 2012.
- [82] D. Mohata, B. Rajamohanan, T. Mayer, M. Hudait, J. Fastenau, D. Lubyshev, A. Liu, and S. Datta, "Barrier-Engineered

Arsenide-Antimonide Heterojunction Tunnel FETs With Enhanced Drive Current," *Electron Device Letters, IEEE*, vol. 33, no. 11, pp. 1568–1570, 2012.

- [83] L. Rui, L. Yeqing, Z. Guangle, L. Qingmin, C. Soo Doo, T. Vasen, H. Wan Sik, Z. Qin, P. Fay, T. Kosel, M. Wistey, X. Huili, and A. Seabaugh, "AlGaSb/InAs Tunnel Field-Effect Transistor With On-Current of 78 μm/μm at 0.5 V," *Electron* Device Letters, IEEE, vol. 33, no. 3, pp. 363–365, 2012.
- [84] Z. Guangle, R. Li, T. Vasen, M. Qi, S. Chae, Y. Lu, Q. Zhang, H. Zhu, J. M. Kuo, T. Kosel, M. Wistey, P. Fay, A. Seabaugh, and X. Huili, "Novel gate-recessed vertical InAs/GaSb TFETs with record high I<sub>ON</sub> of 180 μm/μm at V<sub>DS</sub> = 0.5 V," *IEEE International Electron Devices Meeting (IEDM)*, pp. 32.6.1–32.6.4, 2012.
- [85] Y. Zhu and M. K. Hudait, "Low-power tunnel field effect transistors using mixed As and Sb based heterostructures," *Nanotechnology Reviews*, vol. 0, no. 0, pp. 1–43, 2013.
- [86] G. Dewey, B. Chu-Kung, J. Boardman, J. M. Fastenau, J. Kavalieros, R. Kotlyar, W. K. Liu, D. Lubyshev, M. Metz, N. Mukherjee, P. Oakey, R. Pillarisetty, M. Radosavljevic, H. W. Then, and R. Chau, "Fabrication, characterization, and physics of III-V heterojunction tunneling Field Effect Transistors (H-TFET) for steep sub-threshold swing," *IEEE International Electron Devices Meeting (IEDM)*, pp. 33.6.1–33.6.4, 2011.
- [87] K. Tomioka, M. Yoshimura, and T. Fukui, "Steep-slope tunnel field-effect transistors using III-V nanowire/Si heterojunction," Symposium on VLSI Technology (VLSIT), pp. 47–48, 2012.

- [88] F. Mayer, C. Le Royer, J. F. Damlencourt, K. Romanjek, F. Andrieu, C. Tabone, B. Previtali, and S. Deleonibus, "Impact of SOI, Si<sub>1-x</sub>Ge<sub>x</sub>OI and GeOI substrates on CMOS compatible Tunnel FET performance," *IEEE International Electron Devices Meeting (IEDM)*, pp. 1–5, 2008.
- [89] Q. Huang, R. Huang, Z. Zhan, Y. Qiu, W. Jiang, C. Wu, and Y. Wang, "A novel Si tunnel FET with 36mV/dec subthreshold slope based on junction depleted-modulation through striped gate configuration," *IEEE International Electron Devices Meeting (IEDM)*, pp. 8.5.1–8.5.4, 2012.
- [90] A. C. Seabaugh and Q. Zhang, "Low-Voltage Tunnel Transistors for Beyond CMOS Logic," *Proceedings of the IEEE*, vol. 98, no. 12, pp. 2095–2110, 2010.
- [91] S. Mookerjea, D. Mohata, T. Mayer, V. Narayanan, and S. Datta, "Temperature-Dependent I-V characteristics of a Vertical In<sub>0.53</sub>Ga<sub>0.47</sub>As Tunnel FET," *Electron Device Letters*, *IEEE*, vol. 31, no. 6, pp. 564–566, 2010.
- [92] L. Esaki, "New Phenomenon in Narrow Germanium p-n Junctions," *Phys. Rev.*, vol. 109, pp. 603–604, 1958.
- [93] B. M. Borg, M. Ek, K. A. Dick, B. Ganjipour, A. W. Dey, C. Thelander, and L.-E. Wernersson, "Diameter reduction of nanowire tunnel heterojunctions using in situ annealing," *Applied Physics Letters*, vol. 99, no. 20, pp. 203 101–3, 2011.
- [94] "Measurement of tunnel diode capacitance vs. voltage by switching techniques," *Solid-State Electronics*, vol. 7, no. 10, pp. 733– 738, 1964.

- [95] S. Sylvia, M. Khayer, K. Alam, and R. Lake, "Doping, tunnel barriers, and cold carriers in inas and insb nanowire tunnel transistors," *IEEE Transactions on Electron Devices*, vol. 59, no. 11, pp. 2996–3001, 2012.
- [96] B. Rajamohanan, D. Mohata, A. Ali, and S. Datta, "Insight into the output characteristics of III-V tunneling field effect transistors," *Applied Physics Letters*, vol. 102, no. 9, p. 092105, 2013.
- [97] H. Riel, K. Moselund, C. Bessire, M. Bjork, A. Schenk, H. Ghoneim, and H. Schmid, "InAs-Si heterojunction nanowire tunnel diodes and tunnel FETs," *IEEE International Electron Devices Meeting (IEDM)*, pp. 16.6.1–16.6.4, 2012.
- [98] S. Mookerjea, D. Mohata, R. Krishnan, J. Singh, A. Vallett, A. Ali, T. Mayer, V. Narayanan, D. Schlom, A. Liu, and S. Datta, "Experimental demonstration of 100nm channel length In<sub>0.53</sub>Ga<sub>0.47</sub>As-based vertical inter-band tunnel field effect transistors (TFETs) for ultra low-power logic and SRAM applications," *IEEE International Electron Devices Meeting (IEDM)*, pp. 1–3, 2009.
- [99] A. S. Verhulst, W. G. Vandenberghe, K. Maex, and G. Groeseneken, "Tunnel field-effect transistor without gate-drain overlap," *Applied Physics Letters*, vol. 91, no. 5, p. 053102, 2007.
- [100] T. Krishnamohan, D. Kim, S. Raghunathan, and K. Saraswat, "Double-Gate Strained-Ge Heterostructure Tunneling FET (TFET) With record high drive currents and < 60mV/dec subthreshold slope," *IEEE International Electron Devices Meeting* (*IEDM*), pp. 1–3, 2008.
- [101] M. Schmidt, R. A. Minamisawa, S. Richter, A. Schafer, D. Buca, J. M. Hartmann, Q.-T. Zhao, and S. Mantl, "Unipolar behavior

of asymmetrically doped strained Si[sub 0.5]Ge[sub 0.5] tunneling field-effect transistors," *Applied Physics Letters*, vol. 101, no. 12, p. 123501, 2012.

- [102] Z. Qin, Z. Wei, and A. Seabaugh, "Low-subthreshold-swing tunnel transistors," *Electron Device Letters*, *IEEE*, vol. 27, no. 4, pp. 297–300, 2006.
- [103] L. Yeqing, Z. Guangle, L. Rui, L. Qingmin, Z. Qin, T. Vasen, C. Soo Doo, T. Kosel, M. Wistey, X. Huili, A. Seabaugh, and P. Fay, "Performance of AlGaSb/InAs TFETs With Gate Electric Field and Tunneling Direction Aligned," *Electron Device Letters, IEEE*, vol. 33, no. 5, pp. 655–657, 2012.
- [104] C. D. Bessire, M. T. Björk, H. Schmid, A. Schenk, K. B. Reuter, and H. Riel, "Trap-Assisted Tunneling in Si-InAs Nanowire Heterojunction Tunnel Diodes," *Nano Letters*, vol. 11, no. 10, pp. 4195–4199, 2011.
- [105] M. G. Pala, D. Esseni, and F. Conzatti, "Impact of interface traps on the IV curves of InAs Tunnel-FETs and MOSFETs: A full quantum study," *IEEE International Electron Devices Meet*ing (IEDM), pp. 6.6.1–6.6.4, 2012.
- [106] M. Pala and D. Esseni, "Interface Traps in InAs Nanowire Tunnel-FETs and MOSFETs - Part I: Model Description and Single Trap Analysis in Tunnel-FETs," *IEEE Transactions on Electron Devices*, vol. 60, no. 9, pp. 2795–2801, 2013.
- [107] D. Esseni and M. Pala, "Interface Traps in InAs Nanowire Tunnel FETs and MOSFETs - Part II: Comparative Analysis and Trap-Induced Variability," *IEEE Transactions on Electron De*vices, vol. 60, no. 9, pp. 2802–2807, 2013.

- [108] J. Smoliner, "Tunnelling spectroscopy of low-dimensional states," *Semiconductor Science and Technology*, vol. 11, no. 1, pp. 1–16, 1996.
- [109] X. Sun, X. Wang, Y. Sun, and M. Lundstrom, "MIT Virtual-Source Tool," 2012.
- [110] T.-W. Kim, D. Kim, D.-H. Koh, R. Hill, R. Lee, M. Wong, T. Cunningham, J. del Alamo, S. Banerjee, S. Oktyabrsky, A. Greene, Y. Ohsawa, Y. Trickett, G. Nakamura, Q. Li, K. Lau, C. Hobbs, P. Kirsch, and R. Jammy, "ETB-QW InAs MOS-FET with scaled body for improved electrostatics," *IEEE International Electron Devices Meeting (IEDM)*, pp. 32.3.1–32.3.4, 2012.
- [111] S. Salahuddin, "Solid-state physics: A new spin on spintronics," Nature, vol. 494, no. 7435, pp. 43–44, 2013.
- [112] J. Isberg, M. Gabrysch, J. Hammersberg, S. Majdi, K. K. Kovi, and D. J. Twitchen, "Generation, transport and detection of valley-polarized electrons in diamond," *Nature Materials*, vol. 12, no. 8, pp. 760-764, 2013.
- [113] S. Bhanja and J. Pulecio, "A review of magnetic cellular automata systems," *IEEE International Symposium on Circuits* and Systems (ISCAS), pp. 2373–2376, 2011.
- [114] T. D. Ladd, F. Jelezko, R. Laflamme, Y. Nakamura, C. Monroe, and J. L. O'Brien, "Quantum computers," *Nature*, vol. 464, no. 7285, pp. 45–53, 2010.
- [115] S. Lucyszyn, "Review of radio frequency microelectromechanical systems technology," *IEEE Proceedings on Science, Measurement and Technology*, vol. 151, no. 2, pp. 93–103, 2004.

- [116] M. Büttiker, "Absence of backscattering in the quantum Hall effect in multiprobe conductors," *Phys. Rev. B*, vol. 38, pp. 9375– 9389, 1988.
- [117] M. Shur, "Low ballistic mobility in submicron HEMTs," *Electron Device Letters*, *IEEE*, vol. 23, no. 9, pp. 511–513, 2002.
- [118] R. Yang, M. Sweeny, D. Day, and J. Xu, "Interband tunneling in heterostructure tunnel diodes," *IEEE Transactions on Electron Devices*, vol. 38, no. 3, pp. 442–446, 1991.