A low noise PLL based FM audio transmitter in 0.35 μm CMOS technology
(2010) Pacific Conference on Postgraduate Research in Microelectronics and Electronics (PrimeAsia), 2010 Asia p.202-205- Abstract
- PLL (Phase Locked Loop) based frequency synthesizers are widely used in the wireless communication field. This paper puts focus on the design and implementation of a 60dB SNR (Signal to Noise Ratio) FM transmitter, which realizes direct frequency modulation of audio signal by utilizing a carrier frequency ranging from 78MHz to 108MHz, with a 100 kHz channel selection resolution. Fabricated in standard 0.35μm CMOS technology, this PLL's core circuit takes an area of 745×700 μm2. The transmitter has a total power consumption of below 56mW for a 3V supply, and the strongest measured spur is below -50dBc.
Please use this url to cite or link to this publication:
https://lup.lub.lu.se/record/4194618
- author
- Lu, Yan ; Huo, Yiming ; Wernehag, Johan LU and Sjöland, Henrik LU
- organization
- publishing date
- 2010
- type
- Chapter in Book/Report/Conference proceeding
- publication status
- published
- subject
- host publication
- [Host publication title missing]
- pages
- 4 pages
- publisher
- IEEE - Institute of Electrical and Electronics Engineers Inc.
- conference name
- Pacific Conference on Postgraduate Research in Microelectronics and Electronics (PrimeAsia), 2010 Asia
- conference dates
- 2010-09-22
- external identifiers
-
- other:E-ISBN 978-1-4244-6736-5
- scopus:78650151881
- ISBN
- 978-1-4244-6735-8
- DOI
- 10.1109/PRIMEASIA.2010.5604927
- language
- English
- LU publication?
- yes
- id
- b8f427da-44dd-460d-a29f-a23b744735fe (old id 4194618)
- date added to LUP
- 2016-04-04 11:10:55
- date last changed
- 2024-01-12 23:34:15
@inproceedings{b8f427da-44dd-460d-a29f-a23b744735fe, abstract = {{PLL (Phase Locked Loop) based frequency synthesizers are widely used in the wireless communication field. This paper puts focus on the design and implementation of a 60dB SNR (Signal to Noise Ratio) FM transmitter, which realizes direct frequency modulation of audio signal by utilizing a carrier frequency ranging from 78MHz to 108MHz, with a 100 kHz channel selection resolution. Fabricated in standard 0.35μm CMOS technology, this PLL's core circuit takes an area of 745×700 μm2. The transmitter has a total power consumption of below 56mW for a 3V supply, and the strongest measured spur is below -50dBc.}}, author = {{Lu, Yan and Huo, Yiming and Wernehag, Johan and Sjöland, Henrik}}, booktitle = {{[Host publication title missing]}}, isbn = {{978-1-4244-6735-8}}, language = {{eng}}, pages = {{202--205}}, publisher = {{IEEE - Institute of Electrical and Electronics Engineers Inc.}}, title = {{A low noise PLL based FM audio transmitter in 0.35 μm CMOS technology}}, url = {{http://dx.doi.org/10.1109/PRIMEASIA.2010.5604927}}, doi = {{10.1109/PRIMEASIA.2010.5604927}}, year = {{2010}}, }