21 – 30 of 49
- show: 10
- |
- sort: year (new to old)
Close
Embed this list
<iframe src=""
width=""
height=""
allowtransparency="true"
frameborder="0">
</iframe>
- 2023
-
Mark
Hardware Accelerator of Bundle Adjustment Algorithm
- Master (Two yrs)
-
Mark
Exploring Ethernet Switching Architectures for Area-Efficient Low-End Switches
- Master (Two yrs)
- 2022
-
Mark
Efficient High-level Synthesis Implementation of massive MIMO Processing on RFSoC
- Master (Two yrs)
-
Mark
FPGA Implementation of Feature Matching in ORB-SLAM2
- Master (Two yrs)
-
Mark
Investigating Machine Learning for verification of AMBA APB protocol.
- Master (Two yrs)
- 2021
-
Mark
Customization of Ibex RISC-V Processor Core
(2021) In Customization of Ibex RISC-V Processor Core EITM02 20211
Department of Electrical and Information Technology- Master (Two yrs)
-
Mark
Design parameterizable filter using High Level Synthesis
- Master (Two yrs)
- 2020
-
Mark
Low Power Pre-Distorter Design For 5G Radio Using Machine Learning
- Master (Two yrs)
-
Mark
Implementation of a Deep Learning Inference Accelerator on the FPGA.
- Master (Two yrs)
-
Mark
Self-organizing Maps for Digital Pre-distortion
- Master (Two yrs)