A low-power 8-bit folding A/D converter with improved accuracy
(2006) 2006 8th International Conference on Solid-State and Integrated Circuit Technology- Abstract
- In this paper, an accuracy improving method for calibration of mismatch-induced errors in folding A/D converter is presented. With dynamic auto-zero calibration for the folder, the transistor size of folding differential input pairs can be reduced considerably while keeping integral nonlinearity (INL) low. Using this technique, an 8-bit folding A/D converter is designed and simulated in MATLAB. Because of the calibration, conventional preamplifiers and offset averaging network before the folders are removed, saving a large power consumption and chip area. Results are demonstrated, showing the improved accuracy and the good agreement with the theoretical prediction
Please use this url to cite or link to this publication:
https://lup.lub.lu.se/record/616785
- author
- Chen, Cheng and Yuan, Jiren LU
- organization
- publishing date
- 2006
- type
- Chapter in Book/Report/Conference proceeding
- publication status
- published
- subject
- keywords
- analog-digital converter, folding A/D converter, folding differential input, dynamic auto-zero calibration, MATLAB, 8 bit, integral nonlinearity
- host publication
- 2006 8th International Conference on Solid-State and Integrated Circuit Technology
- pages
- 4 pages
- publisher
- IEEE - Institute of Electrical and Electronics Engineers Inc.
- conference name
- 2006 8th International Conference on Solid-State and Integrated Circuit Technology
- conference location
- Shanghai, China
- conference dates
- 2006-10-23 - 2006-10-26
- external identifiers
-
- scopus:34547300027
- ISBN
- 1-4244-0160-7
- DOI
- 10.1109/ICSICT.2006.306375
- language
- English
- LU publication?
- yes
- id
- d1313c0b-51e7-4bbd-9dfe-a21b9563425a (old id 616785)
- date added to LUP
- 2016-04-04 10:51:01
- date last changed
- 2022-01-29 20:58:28
@inproceedings{d1313c0b-51e7-4bbd-9dfe-a21b9563425a, abstract = {{In this paper, an accuracy improving method for calibration of mismatch-induced errors in folding A/D converter is presented. With dynamic auto-zero calibration for the folder, the transistor size of folding differential input pairs can be reduced considerably while keeping integral nonlinearity (INL) low. Using this technique, an 8-bit folding A/D converter is designed and simulated in MATLAB. Because of the calibration, conventional preamplifiers and offset averaging network before the folders are removed, saving a large power consumption and chip area. Results are demonstrated, showing the improved accuracy and the good agreement with the theoretical prediction}}, author = {{Chen, Cheng and Yuan, Jiren}}, booktitle = {{2006 8th International Conference on Solid-State and Integrated Circuit Technology}}, isbn = {{1-4244-0160-7}}, keywords = {{analog-digital converter; folding A/D converter; folding differential input; dynamic auto-zero calibration; MATLAB; 8 bit; integral nonlinearity}}, language = {{eng}}, publisher = {{IEEE - Institute of Electrical and Electronics Engineers Inc.}}, title = {{A low-power 8-bit folding A/D converter with improved accuracy}}, url = {{http://dx.doi.org/10.1109/ICSICT.2006.306375}}, doi = {{10.1109/ICSICT.2006.306375}}, year = {{2006}}, }