Circuits and devices with integrated VFETs and RTDs
(2002) p.205-208- Abstract
- We have realised a new technology for the integration of VFETs and RTDs. For these tunnelling transistors (so called resonant tunnelling permeable base transistors) we have developed large signal models which have been implemented in a Cadence simulation environment. The DC I-V characteristics are reproduced to a very high degree in these models. The models are further used for simulations of the behaviour of simple small-scale circuits including resonant tunnelling transistors. Examples of circuits studied are a monostable-bistable logic element and a ternary quantiser, where the later is based on a new 3D architecture of RTDs and VFETs
Please use this url to cite or link to this publication:
https://lup.lub.lu.se/record/611251
- author
- Wernersson, Lars-Erik LU ; Lind, Erik LU ; Lindström, Peter LU and Andreani, Pietro LU
- organization
- publishing date
- 2002
- type
- Chapter in Book/Report/Conference proceeding
- publication status
- published
- subject
- keywords
- VFETs, large signal models, Cadence simulation environment, DC I-V characteristics, monostable-bistable logic element, small-scale circuits, 3D architecture, ternary quantiser, RTDs, resonant tunnelling permeable base transistors
- host publication
- 2002 IEEE International Symposium on Circuits and Systems. Proceedings (Cat. No.02CH37353)
- pages
- 205 - 208
- publisher
- IEEE - Institute of Electrical and Electronics Engineers Inc.
- external identifiers
-
- wos:000186328700052
- scopus:0036297317
- ISBN
- 0-7803-7448-7
- DOI
- 10.1109/ISCAS.2002.1010676
- language
- English
- LU publication?
- yes
- id
- 7198542f-0c5a-4475-be34-0a13aed9dc15 (old id 611251)
- date added to LUP
- 2016-04-04 11:06:05
- date last changed
- 2024-01-12 23:12:51
@inproceedings{7198542f-0c5a-4475-be34-0a13aed9dc15, abstract = {{We have realised a new technology for the integration of VFETs and RTDs. For these tunnelling transistors (so called resonant tunnelling permeable base transistors) we have developed large signal models which have been implemented in a Cadence simulation environment. The DC I-V characteristics are reproduced to a very high degree in these models. The models are further used for simulations of the behaviour of simple small-scale circuits including resonant tunnelling transistors. Examples of circuits studied are a monostable-bistable logic element and a ternary quantiser, where the later is based on a new 3D architecture of RTDs and VFETs}}, author = {{Wernersson, Lars-Erik and Lind, Erik and Lindström, Peter and Andreani, Pietro}}, booktitle = {{2002 IEEE International Symposium on Circuits and Systems. Proceedings (Cat. No.02CH37353)}}, isbn = {{0-7803-7448-7}}, keywords = {{VFETs; large signal models; Cadence simulation environment; DC I-V characteristics; monostable-bistable logic element; small-scale circuits; 3D architecture; ternary quantiser; RTDs; resonant tunnelling permeable base transistors}}, language = {{eng}}, pages = {{205--208}}, publisher = {{IEEE - Institute of Electrical and Electronics Engineers Inc.}}, title = {{Circuits and devices with integrated VFETs and RTDs}}, url = {{http://dx.doi.org/10.1109/ISCAS.2002.1010676}}, doi = {{10.1109/ISCAS.2002.1010676}}, year = {{2002}}, }