A 10-bit 500-MS/s 124-mW subranging folding ADC in 0.13 μm CMOS
(2007) 2007 IEEE International Symposium on Circuits and Systems, ISCAS 2007 p.1709-1712- Abstract
- A 10-bit two-step subranging folding analog-to-digital converter (ADC) that converts signal at 500 MSample/s is presented. Using dual-channel preprocessing blocks with distributed sample-and-hold circuits and two-stage amplifiers in which auto-zero calibration technique is employed, the proposed 10-bit ADC has a wide input bandwidth (>250MHz). The ADC consumes 124mW from a 1.2V power supply. The performance is verified by Sepctre simulation in a digital 0.13μm CMOS process. The chip occupies an active area of 0.54mm<sup>2</sup>. © 2007 IEEE.
Please use this url to cite or link to this publication:
https://lup.lub.lu.se/record/643301
- author
- Chen, Cheng and Yuan, Jiren LU
- organization
- publishing date
- 2007
- type
- Chapter in Book/Report/Conference proceeding
- publication status
- published
- subject
- keywords
- Preprocessing blocks, Auto-zero calibration, Wide input bandwidth, Sepctre simulation
- host publication
- Proceedings - IEEE International Symposium on Circuits and Systems
- pages
- 1709 - 1712
- publisher
- IEEE - Institute of Electrical and Electronics Engineers Inc.
- conference name
- 2007 IEEE International Symposium on Circuits and Systems, ISCAS 2007
- conference location
- New Orleans, LA, United States
- conference dates
- 2007-05-27 - 2007-05-30
- external identifiers
-
- wos:000251608402062
- other:CODEN: PICSDI
- scopus:34548817332
- ISSN
- 0271-4310
- 2158-1525
- DOI
- 10.1109/ISCAS.2007.377923
- language
- English
- LU publication?
- yes
- id
- ae0dc4e2-4210-4951-9f7e-13cefac6618d (old id 643301)
- date added to LUP
- 2016-04-01 12:07:12
- date last changed
- 2024-10-08 22:24:42
@inproceedings{ae0dc4e2-4210-4951-9f7e-13cefac6618d, abstract = {{A 10-bit two-step subranging folding analog-to-digital converter (ADC) that converts signal at 500 MSample/s is presented. Using dual-channel preprocessing blocks with distributed sample-and-hold circuits and two-stage amplifiers in which auto-zero calibration technique is employed, the proposed 10-bit ADC has a wide input bandwidth (>250MHz). The ADC consumes 124mW from a 1.2V power supply. The performance is verified by Sepctre simulation in a digital 0.13μm CMOS process. The chip occupies an active area of 0.54mm<sup>2</sup>. © 2007 IEEE.}}, author = {{Chen, Cheng and Yuan, Jiren}}, booktitle = {{Proceedings - IEEE International Symposium on Circuits and Systems}}, issn = {{0271-4310}}, keywords = {{Preprocessing blocks; Auto-zero calibration; Wide input bandwidth; Sepctre simulation}}, language = {{eng}}, pages = {{1709--1712}}, publisher = {{IEEE - Institute of Electrical and Electronics Engineers Inc.}}, title = {{A 10-bit 500-MS/s 124-mW subranging folding ADC in 0.13 μm CMOS}}, url = {{http://dx.doi.org/10.1109/ISCAS.2007.377923}}, doi = {{10.1109/ISCAS.2007.377923}}, year = {{2007}}, }