Test Planning for Core-based 3D Stacked ICs with Through-Silicon Vias
(2012) 2012 25th International Conference on VLSI Design p.442-447- Abstract
- Test planning for core-based 3D stacked ICs with trough-silicon vias (3D TSV-SIC) is different from test planning for non-stacked ICs as the same test schedule cannot be applied both at wafer sort and package test. In this paper, we assume a test flow where each chip is tested individually at wafer sort and jointly at package test. We define cost functions and test planning optimization algorithms for non-stacked ICs, 3D TSV-SICs with two chips and 3D TSV-SICs with an arbitrary number of chips. We have implemented our techniques and experiments show significant reduction of test cost.
Please use this url to cite or link to this publication:
https://lup.lub.lu.se/record/2733057
- author
- Sengupta, Breeta LU ; Ingelsson, Urban and Larsson, Erik LU
- organization
- publishing date
- 2012
- type
- Chapter in Book/Report/Conference proceeding
- publication status
- published
- subject
- keywords
- Test Scheduling, 3D stacked IC, JTAG, Test Architecture, Through Silicon Via
- host publication
- [Host publication title missing]
- pages
- 6 pages
- publisher
- IEEE - Institute of Electrical and Electronics Engineers Inc.
- conference name
- 2012 25th International Conference on VLSI Design
- conference location
- Hyderbad, India
- conference dates
- 2012-01-07
- external identifiers
-
- scopus:84859922138
- DOI
- 10.1109/VLSID.2012.111
- language
- English
- LU publication?
- yes
- id
- 64afbe24-af54-40d0-8cf6-98139ecf1a2e (old id 2733057)
- date added to LUP
- 2016-04-04 11:20:09
- date last changed
- 2022-03-23 17:27:16
@inproceedings{64afbe24-af54-40d0-8cf6-98139ecf1a2e, abstract = {{Test planning for core-based 3D stacked ICs with trough-silicon vias (3D TSV-SIC) is different from test planning for non-stacked ICs as the same test schedule cannot be applied both at wafer sort and package test. In this paper, we assume a test flow where each chip is tested individually at wafer sort and jointly at package test. We define cost functions and test planning optimization algorithms for non-stacked ICs, 3D TSV-SICs with two chips and 3D TSV-SICs with an arbitrary number of chips. We have implemented our techniques and experiments show significant reduction of test cost.}}, author = {{Sengupta, Breeta and Ingelsson, Urban and Larsson, Erik}}, booktitle = {{[Host publication title missing]}}, keywords = {{Test Scheduling; 3D stacked IC; JTAG; Test Architecture; Through Silicon Via}}, language = {{eng}}, pages = {{442--447}}, publisher = {{IEEE - Institute of Electrical and Electronics Engineers Inc.}}, title = {{Test Planning for Core-based 3D Stacked ICs with Through-Silicon Vias}}, url = {{https://lup.lub.lu.se/search/files/5749643/2733829.pdf}}, doi = {{10.1109/VLSID.2012.111}}, year = {{2012}}, }