Erik Larsson
151 – 172 of 172
- show: 50
- |
- sort: year (new to old)
Close
Embed this list
<iframe src=" "
width=" "
height=" "
allowtransparency="true"
frameborder="0">
</iframe>
- « previous
- 1
- 2
- 3
- 4
- next »
- 2004
-
Mark
Student-oriented Examination in a Computer Architecture Course
(
- Contribution to conference › Paper, not in proceeding
- 2003
-
Mark
Buffer and Controller Minimization for Time-Constrained Testing of System-On-Chip
2003) 18th IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems DFT03 p.385-392(
- Chapter in Book/Report/Conference proceeding › Paper in conference proceeding
-
Mark
An Efficient Approach to SoC Wrapper Design, TAM Configuration and Test Scheduling
(
- Chapter in Book/Report/Conference proceeding › Paper in conference proceeding
-
Mark
Optimal System-on-Chip Test Scheduling
(
- Chapter in Book/Report/Conference proceeding › Paper in conference proceeding
-
Mark
Test Resource Partitioning and Optimization for SOC Designs
(
- Chapter in Book/Report/Conference proceeding › Paper in conference proceeding
-
Mark
SOC Test Time Minimization Under Multiple Constraints
(
- Chapter in Book/Report/Conference proceeding › Paper in conference proceeding
-
Mark
System-on-Chip Test Scheduling based on Defect Probability
2003)(
- Other contribution › Miscellaneous
-
Mark
Defect Probability-based System-On-Chip Test Scheduling
2003) 6th IEEE International Workshop on Design and Diagnostics of Electronics Circuits and Systems DDECS 03,2003 p.25-32(
- Contribution to conference › Paper, not in proceeding
-
Mark
A Reconfigurable Power-conscious Core Wrapper and its Application to SOC Test Scheduling
(
- Chapter in Book/Report/Conference proceeding › Paper in conference proceeding
- 2002
-
Mark
Integrated Test Scheduling, Test Parallelization and TAM Design
(
- Chapter in Book/Report/Conference proceeding › Paper in conference proceeding
-
Mark
Power Constrained Preemptive TAM Scheduling
(
- Chapter in Book/Report/Conference proceeding › Paper in conference proceeding
-
Mark
Optimal Test Access Mechanism Scheduling using Preemption and Reconfigurable Wrappers
2002)(
- Other contribution › Miscellaneous
-
Mark
An Integrated Framework for the Design and Optimization of SOC Test Solutions
(
- Contribution to journal › Article
-
Mark
An Integrated Framework for the Design and Optimization of SOC Test Solutions
2002) p.21-36(
- Chapter in Book/Report/Conference proceeding › Book chapter
- 2001
-
Mark
The Design and Optimization of SOC Test Solutions
(
- Chapter in Book/Report/Conference proceeding › Paper in conference proceeding
-
Mark
An Integrated System-On-Chip Test Framework
(
- Chapter in Book/Report/Conference proceeding › Paper in conference proceeding
-
Mark
System-on-Chip Test Parallelization Under Power Constraints
2001)(
- Other contribution › Miscellaneous
-
Mark
Test Scheduling and Scan-Chain Division Under Power Constraint
(
- Chapter in Book/Report/Conference proceeding › Paper in conference proceeding
- 2000
-
Mark
An Integrated System-Level Design for Testability Methodology An Integrated System-Level Design for Testability Methodology
2000)(
- Thesis › Doctoral thesis (monograph)
-
Mark
A Technique for Test Infrastructure Design and Test Scheduling
(
- Chapter in Book/Report/Conference proceeding › Paper in conference proceeding
-
Mark
Test Infrastructure Design and Test Scheduling Optimization
2000)(
- Other contribution › Miscellaneous
-
Mark
System-on-Chip Test Bus Design and Test Scheduling
2000) International Test Synthesis Workshop,2000(
- Contribution to conference › Paper, not in proceeding
- « previous
- 1
- 2
- 3
- 4
- next »